cpuconf.h revision 1.14 1 1.14 matt /* $NetBSD: cpuconf.h,v 1.14 2008/04/27 18:58:44 matt Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*
4 1.5 thorpej * Copyright (c) 2002 Wasabi Systems, Inc.
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * Written by Jason R. Thorpe for Wasabi Systems, Inc.
8 1.1 thorpej *
9 1.1 thorpej * Redistribution and use in source and binary forms, with or without
10 1.1 thorpej * modification, are permitted provided that the following conditions
11 1.1 thorpej * are met:
12 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
13 1.1 thorpej * notice, this list of conditions and the following disclaimer.
14 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
16 1.1 thorpej * documentation and/or other materials provided with the distribution.
17 1.1 thorpej * 3. All advertising materials mentioning features or use of this software
18 1.1 thorpej * must display the following acknowledgement:
19 1.1 thorpej * This product includes software developed for the NetBSD Project by
20 1.1 thorpej * Wasabi Systems, Inc.
21 1.1 thorpej * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22 1.1 thorpej * or promote products derived from this software without specific prior
23 1.1 thorpej * written permission.
24 1.1 thorpej *
25 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26 1.1 thorpej * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
29 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
36 1.1 thorpej */
37 1.1 thorpej
38 1.1 thorpej #ifndef _ARM_CPUCONF_H_
39 1.1 thorpej #define _ARM_CPUCONF_H_
40 1.1 thorpej
41 1.1 thorpej #if defined(_KERNEL_OPT)
42 1.1 thorpej #include "opt_cputypes.h"
43 1.1 thorpej #endif /* _KERNEL_OPT */
44 1.1 thorpej
45 1.11 bsh #if defined(CPU_XSCALE_PXA250) || defined(CPU_XSCALE_PXA270)
46 1.11 bsh #define __CPU_XSCALE_PXA2XX
47 1.11 bsh #endif
48 1.11 bsh
49 1.11 bsh #ifdef CPU_XSCALE_PXA2X0
50 1.11 bsh #warning option CPU_XSCALE_PXA2X0 is obsolete. Use CPU_XSCALE_PXA250 and/or CPU_XSCALE_PXA270.
51 1.11 bsh #endif
52 1.11 bsh
53 1.1 thorpej /*
54 1.6 thorpej * IF YOU CHANGE THIS FILE, MAKE SURE TO UPDATE THE DEFINITION OF
55 1.6 thorpej * "PMAP_NEEDS_PTE_SYNC" IN <arm/arm32/pmap.h> FOR THE CPU TYPE
56 1.6 thorpej * YOU ARE ADDING SUPPORT FOR.
57 1.6 thorpej */
58 1.6 thorpej
59 1.14 matt #if 0
60 1.6 thorpej /*
61 1.1 thorpej * Step 1: Count the number of CPU types configured into the kernel.
62 1.1 thorpej */
63 1.1 thorpej #if defined(_KERNEL_OPT)
64 1.1 thorpej #define CPU_NTYPES (defined(CPU_ARM2) + defined(CPU_ARM250) + \
65 1.1 thorpej defined(CPU_ARM3) + \
66 1.1 thorpej defined(CPU_ARM6) + defined(CPU_ARM7) + \
67 1.1 thorpej defined(CPU_ARM7TDMI) + \
68 1.1 thorpej defined(CPU_ARM8) + defined(CPU_ARM9) + \
69 1.13 christos defined(CPU_ARM9E) + \
70 1.8 rearnsha defined(CPU_ARM10) + \
71 1.10 rearnsha defined(CPU_ARM11) + \
72 1.14 matt defined(CPU_ARM1136) + \
73 1.14 matt defined(CPU_ARM1176) + \
74 1.1 thorpej defined(CPU_SA110) + defined(CPU_SA1100) + \
75 1.1 thorpej defined(CPU_SA1110) + \
76 1.3 ichiro defined(CPU_IXP12X0) + \
77 1.1 thorpej defined(CPU_XSCALE_80200) + \
78 1.2 thorpej defined(CPU_XSCALE_80321) + \
79 1.11 bsh defined(__CPU_XSCALE_PXA2XX) + \
80 1.7 ichiro defined(CPU_XSCALE_IXP425))
81 1.1 thorpej #else
82 1.1 thorpej #define CPU_NTYPES 2
83 1.1 thorpej #endif /* _KERNEL_OPT */
84 1.14 matt #endif
85 1.1 thorpej
86 1.1 thorpej /*
87 1.1 thorpej * Step 2: Determine which ARM architecture versions are configured.
88 1.1 thorpej */
89 1.1 thorpej #if !defined(_KERNEL_OPT) || \
90 1.1 thorpej (defined(CPU_ARM2) || defined(CPU_ARM250) || defined(CPU_ARM3))
91 1.1 thorpej #define ARM_ARCH_2 1
92 1.1 thorpej #else
93 1.1 thorpej #define ARM_ARCH_2 0
94 1.1 thorpej #endif
95 1.1 thorpej
96 1.1 thorpej #if !defined(_KERNEL_OPT) || \
97 1.1 thorpej (defined(CPU_ARM6) || defined(CPU_ARM7))
98 1.1 thorpej #define ARM_ARCH_3 1
99 1.1 thorpej #else
100 1.1 thorpej #define ARM_ARCH_3 0
101 1.1 thorpej #endif
102 1.1 thorpej
103 1.1 thorpej #if !defined(_KERNEL_OPT) || \
104 1.1 thorpej (defined(CPU_ARM7TDMI) || defined(CPU_ARM8) || defined(CPU_ARM9) || \
105 1.9 rearnsha defined(CPU_SA110) || defined(CPU_SA1100) || \
106 1.8 rearnsha defined(CPU_SA1110) || defined(CPU_IXP12X0) || defined(CPU_XSCALE_IXP425))
107 1.1 thorpej #define ARM_ARCH_4 1
108 1.1 thorpej #else
109 1.1 thorpej #define ARM_ARCH_4 0
110 1.1 thorpej #endif
111 1.1 thorpej
112 1.1 thorpej #if !defined(_KERNEL_OPT) || \
113 1.13 christos (defined(CPU_ARM9E) || defined(CPU_ARM10) || \
114 1.13 christos defined(CPU_XSCALE_80200) || defined(CPU_XSCALE_80321) || \
115 1.13 christos defined(__CPU_XSCALE_PXA2XX))
116 1.1 thorpej #define ARM_ARCH_5 1
117 1.1 thorpej #else
118 1.1 thorpej #define ARM_ARCH_5 0
119 1.1 thorpej #endif
120 1.1 thorpej
121 1.10 rearnsha #if defined(CPU_ARM11)
122 1.10 rearnsha #define ARM_ARCH_6 1
123 1.10 rearnsha #else
124 1.10 rearnsha #define ARM_ARCH_6 0
125 1.10 rearnsha #endif
126 1.10 rearnsha
127 1.10 rearnsha #define ARM_NARCH (ARM_ARCH_2 + ARM_ARCH_3 + ARM_ARCH_4 + \
128 1.10 rearnsha ARM_ARCH_5 + ARM_ARCH_6)
129 1.1 thorpej #if ARM_NARCH == 0
130 1.1 thorpej #error ARM_NARCH is 0
131 1.1 thorpej #endif
132 1.1 thorpej
133 1.10 rearnsha #if ARM_ARCH_5 || ARM_ARCH_6
134 1.9 rearnsha /*
135 1.9 rearnsha * We could support Thumb code on v4T, but the lack of clean interworking
136 1.9 rearnsha * makes that hard.
137 1.9 rearnsha */
138 1.9 rearnsha #define THUMB_CODE
139 1.9 rearnsha #endif
140 1.9 rearnsha
141 1.1 thorpej /*
142 1.1 thorpej * Step 3: Define which MMU classes are configured:
143 1.1 thorpej *
144 1.1 thorpej * ARM_MMU_MEMC Prehistoric, external memory controller
145 1.1 thorpej * and MMU for ARMv2 CPUs.
146 1.1 thorpej *
147 1.1 thorpej * ARM_MMU_GENERIC Generic ARM MMU, compatible with ARM6.
148 1.1 thorpej *
149 1.6 thorpej * ARM_MMU_SA1 StrongARM SA-1 MMU. Compatible with generic
150 1.6 thorpej * ARM MMU, but has no write-through cache mode.
151 1.6 thorpej *
152 1.1 thorpej * ARM_MMU_XSCALE XScale MMU. Compatible with generic ARM
153 1.1 thorpej * MMU, but also has several extensions which
154 1.1 thorpej * require different PTE layout to use.
155 1.14 matt *
156 1.14 matt * ARM_MMU_V6 ARM v6 MMU. Compatible with generic ARM
157 1.14 matt * MMU, but also has several extensions which
158 1.14 matt * require different PTE layouts to use.
159 1.1 thorpej */
160 1.1 thorpej #if !defined(_KERNEL_OPT) || \
161 1.1 thorpej (defined(CPU_ARM2) || defined(CPU_ARM250) || defined(CPU_ARM3))
162 1.1 thorpej #define ARM_MMU_MEMC 1
163 1.1 thorpej #else
164 1.1 thorpej #define ARM_MMU_MEMC 0
165 1.1 thorpej #endif
166 1.1 thorpej
167 1.1 thorpej #if !defined(_KERNEL_OPT) || \
168 1.1 thorpej (defined(CPU_ARM6) || defined(CPU_ARM7) || defined(CPU_ARM7TDMI) || \
169 1.13 christos defined(CPU_ARM8) || defined(CPU_ARM9) || defined(CPU_ARM9E) || \
170 1.14 matt defined(CPU_ARM10))
171 1.1 thorpej #define ARM_MMU_GENERIC 1
172 1.1 thorpej #else
173 1.1 thorpej #define ARM_MMU_GENERIC 0
174 1.1 thorpej #endif
175 1.1 thorpej
176 1.1 thorpej #if !defined(_KERNEL_OPT) || \
177 1.6 thorpej (defined(CPU_SA110) || defined(CPU_SA1100) || defined(CPU_SA1110) ||\
178 1.6 thorpej defined(CPU_IXP12X0))
179 1.6 thorpej #define ARM_MMU_SA1 1
180 1.6 thorpej #else
181 1.6 thorpej #define ARM_MMU_SA1 0
182 1.6 thorpej #endif
183 1.6 thorpej
184 1.6 thorpej #if !defined(_KERNEL_OPT) || \
185 1.2 thorpej (defined(CPU_XSCALE_80200) || defined(CPU_XSCALE_80321) || \
186 1.11 bsh defined(__CPU_XSCALE_PXA2XX) || defined(CPU_XSCALE_IXP425))
187 1.1 thorpej #define ARM_MMU_XSCALE 1
188 1.1 thorpej #else
189 1.1 thorpej #define ARM_MMU_XSCALE 0
190 1.1 thorpej #endif
191 1.1 thorpej
192 1.14 matt #if !defined(_KERNEL_OPT) || \
193 1.14 matt defined(CPU_ARM11)
194 1.14 matt #define ARM_MMU_V6 1
195 1.14 matt #else
196 1.14 matt #define ARM_MMU_V6 0
197 1.14 matt #endif
198 1.14 matt
199 1.1 thorpej #define ARM_NMMUS (ARM_MMU_MEMC + ARM_MMU_GENERIC + \
200 1.14 matt ARM_MMU_SA1 + ARM_MMU_XSCALE + ARM_MMU_V6)
201 1.1 thorpej #if ARM_NMMUS == 0
202 1.1 thorpej #error ARM_NMMUS is 0
203 1.4 briggs #endif
204 1.4 briggs
205 1.4 briggs /*
206 1.4 briggs * Step 4: Define features that may be present on a subset of CPUs
207 1.4 briggs *
208 1.4 briggs * ARM_XSCALE_PMU Performance Monitoring Unit on 80200 and 80321
209 1.4 briggs */
210 1.4 briggs
211 1.4 briggs #if !defined(_KERNEL_OPT) || \
212 1.4 briggs (defined(CPU_XSCALE_80200) || defined(CPU_XSCALE_80321))
213 1.4 briggs #define ARM_XSCALE_PMU 1
214 1.4 briggs #else
215 1.4 briggs #define ARM_XSCALE_PMU 0
216 1.1 thorpej #endif
217 1.1 thorpej
218 1.1 thorpej #endif /* _ARM_CPUCONF_H_ */
219