Home | History | Annotate | Line # | Download | only in include
cpuconf.h revision 1.24.4.1
      1  1.24.4.1     skrll /*	$NetBSD: cpuconf.h,v 1.24.4.1 2015/09/22 12:05:37 skrll Exp $	*/
      2       1.1   thorpej 
      3       1.1   thorpej /*
      4       1.5   thorpej  * Copyright (c) 2002 Wasabi Systems, Inc.
      5       1.1   thorpej  * All rights reserved.
      6       1.1   thorpej  *
      7       1.1   thorpej  * Written by Jason R. Thorpe for Wasabi Systems, Inc.
      8       1.1   thorpej  *
      9       1.1   thorpej  * Redistribution and use in source and binary forms, with or without
     10       1.1   thorpej  * modification, are permitted provided that the following conditions
     11       1.1   thorpej  * are met:
     12       1.1   thorpej  * 1. Redistributions of source code must retain the above copyright
     13       1.1   thorpej  *    notice, this list of conditions and the following disclaimer.
     14       1.1   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     15       1.1   thorpej  *    notice, this list of conditions and the following disclaimer in the
     16       1.1   thorpej  *    documentation and/or other materials provided with the distribution.
     17       1.1   thorpej  * 3. All advertising materials mentioning features or use of this software
     18       1.1   thorpej  *    must display the following acknowledgement:
     19       1.1   thorpej  *	This product includes software developed for the NetBSD Project by
     20       1.1   thorpej  *	Wasabi Systems, Inc.
     21       1.1   thorpej  * 4. The name of Wasabi Systems, Inc. may not be used to endorse
     22       1.1   thorpej  *    or promote products derived from this software without specific prior
     23       1.1   thorpej  *    written permission.
     24       1.1   thorpej  *
     25       1.1   thorpej  * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
     26       1.1   thorpej  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     27       1.1   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     28       1.1   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL WASABI SYSTEMS, INC
     29       1.1   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     30       1.1   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     31       1.1   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     32       1.1   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     33       1.1   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     34       1.1   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     35       1.1   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     36       1.1   thorpej  */
     37       1.1   thorpej 
     38       1.1   thorpej #ifndef _ARM_CPUCONF_H_
     39       1.1   thorpej #define	_ARM_CPUCONF_H_
     40       1.1   thorpej 
     41       1.1   thorpej #if defined(_KERNEL_OPT)
     42       1.1   thorpej #include "opt_cputypes.h"
     43      1.20       bsh #include "opt_cpuoptions.h"
     44       1.1   thorpej #endif /* _KERNEL_OPT */
     45       1.1   thorpej 
     46      1.11       bsh #if defined(CPU_XSCALE_PXA250) || defined(CPU_XSCALE_PXA270)
     47      1.11       bsh #define	__CPU_XSCALE_PXA2XX
     48      1.11       bsh #endif
     49      1.11       bsh 
     50      1.11       bsh #ifdef CPU_XSCALE_PXA2X0
     51      1.11       bsh #warning option CPU_XSCALE_PXA2X0 is obsolete. Use CPU_XSCALE_PXA250 and/or CPU_XSCALE_PXA270.
     52      1.11       bsh #endif
     53      1.11       bsh 
     54       1.1   thorpej /*
     55       1.6   thorpej  * IF YOU CHANGE THIS FILE, MAKE SURE TO UPDATE THE DEFINITION OF
     56       1.6   thorpej  * "PMAP_NEEDS_PTE_SYNC" IN <arm/arm32/pmap.h> FOR THE CPU TYPE
     57       1.6   thorpej  * YOU ARE ADDING SUPPORT FOR.
     58       1.6   thorpej  */
     59       1.6   thorpej 
     60      1.14      matt #if 0
     61       1.6   thorpej /*
     62       1.1   thorpej  * Step 1: Count the number of CPU types configured into the kernel.
     63       1.1   thorpej  */
     64       1.1   thorpej #if defined(_KERNEL_OPT)
     65       1.1   thorpej #define	CPU_NTYPES	(defined(CPU_ARM2) + defined(CPU_ARM250) +	\
     66       1.1   thorpej 			 defined(CPU_ARM3) +				\
     67       1.1   thorpej 			 defined(CPU_ARM6) + defined(CPU_ARM7) +	\
     68       1.1   thorpej 			 defined(CPU_ARM7TDMI) +			\
     69       1.1   thorpej 			 defined(CPU_ARM8) + defined(CPU_ARM9) +	\
     70      1.13  christos 			 defined(CPU_ARM9E) +				\
     71       1.8  rearnsha 			 defined(CPU_ARM10) +				\
     72      1.10  rearnsha 			 defined(CPU_ARM11) +				\
     73      1.14      matt 			 defined(CPU_ARM1136) +				\
     74      1.14      matt 			 defined(CPU_ARM1176) +				\
     75      1.20       bsh 			 defined(CPU_ARM11MPCORE) +			\
     76      1.18      matt 			 defined(CPU_CORTEX) +				\
     77      1.18      matt 			 defined(CPU_CORTEXA8) +			\
     78      1.18      matt 			 defined(CPU_CORTEXA9) +			\
     79       1.1   thorpej 			 defined(CPU_SA110) + defined(CPU_SA1100) +	\
     80       1.1   thorpej 			 defined(CPU_SA1110) +				\
     81      1.15      matt 			 defined(CPU_FA526) +				\
     82       1.3    ichiro 			 defined(CPU_IXP12X0) +				\
     83      1.24      matt 			 defined(CPU_XSCALE) +				\
     84      1.19  kiyohara 			 defined(CPU_SHEEVA))
     85       1.1   thorpej #else
     86       1.1   thorpej #define	CPU_NTYPES	2
     87       1.1   thorpej #endif /* _KERNEL_OPT */
     88      1.14      matt #endif
     89       1.1   thorpej 
     90       1.1   thorpej /*
     91       1.1   thorpej  * Step 2: Determine which ARM architecture versions are configured.
     92       1.1   thorpej  */
     93       1.1   thorpej #if !defined(_KERNEL_OPT) ||						\
     94       1.1   thorpej     (defined(CPU_ARM2) || defined(CPU_ARM250) || defined(CPU_ARM3))
     95       1.1   thorpej #define	ARM_ARCH_2	1
     96       1.1   thorpej #else
     97       1.1   thorpej #define	ARM_ARCH_2	0
     98       1.1   thorpej #endif
     99       1.1   thorpej 
    100       1.1   thorpej #if !defined(_KERNEL_OPT) ||						\
    101       1.1   thorpej     (defined(CPU_ARM6) || defined(CPU_ARM7))
    102       1.1   thorpej #define	ARM_ARCH_3	1
    103       1.1   thorpej #else
    104       1.1   thorpej #define	ARM_ARCH_3	0
    105       1.1   thorpej #endif
    106       1.1   thorpej 
    107       1.1   thorpej #if !defined(_KERNEL_OPT) ||						\
    108       1.1   thorpej     (defined(CPU_ARM7TDMI) || defined(CPU_ARM8) || defined(CPU_ARM9) ||	\
    109      1.15      matt      defined(CPU_SA110) || defined(CPU_SA1100) || defined(CPU_FA526) || \
    110      1.16   msaitoh      defined(CPU_SA1110) || defined(CPU_IXP12X0))
    111       1.1   thorpej #define	ARM_ARCH_4	1
    112       1.1   thorpej #else
    113       1.1   thorpej #define	ARM_ARCH_4	0
    114       1.1   thorpej #endif
    115       1.1   thorpej 
    116       1.1   thorpej #if !defined(_KERNEL_OPT) ||						\
    117      1.13  christos     (defined(CPU_ARM9E) || defined(CPU_ARM10) ||			\
    118      1.24      matt      defined(CPU_XSCALE) || defined(CPU_SHEEVA))
    119       1.1   thorpej #define	ARM_ARCH_5	1
    120       1.1   thorpej #else
    121       1.1   thorpej #define	ARM_ARCH_5	0
    122       1.1   thorpej #endif
    123       1.1   thorpej 
    124  1.24.4.1     skrll #if defined(CPU_ARM11) || defined(CPU_ARM11MPCORE)
    125      1.10  rearnsha #define ARM_ARCH_6	1
    126      1.10  rearnsha #else
    127      1.10  rearnsha #define ARM_ARCH_6	0
    128      1.10  rearnsha #endif
    129      1.10  rearnsha 
    130      1.21   rkujawa #if defined(CPU_CORTEX) || defined(CPU_PJ4B)
    131      1.18      matt #define ARM_ARCH_7	1
    132      1.18      matt #else
    133      1.18      matt #define ARM_ARCH_7	0
    134      1.18      matt #endif
    135      1.18      matt 
    136      1.10  rearnsha #define	ARM_NARCH	(ARM_ARCH_2 + ARM_ARCH_3 + ARM_ARCH_4 + \
    137      1.18      matt 			 ARM_ARCH_5 + ARM_ARCH_6 + ARM_ARCH_7)
    138       1.1   thorpej #if ARM_NARCH == 0
    139       1.1   thorpej #error ARM_NARCH is 0
    140       1.1   thorpej #endif
    141       1.1   thorpej 
    142      1.18      matt #if ARM_ARCH_5 || ARM_ARCH_6 || ARM_ARCH_7
    143       1.9  rearnsha /*
    144       1.9  rearnsha  * We could support Thumb code on v4T, but the lack of clean interworking
    145       1.9  rearnsha  * makes that hard.
    146       1.9  rearnsha  */
    147       1.9  rearnsha #define THUMB_CODE
    148       1.9  rearnsha #endif
    149       1.9  rearnsha 
    150       1.1   thorpej /*
    151       1.1   thorpej  * Step 3: Define which MMU classes are configured:
    152       1.1   thorpej  *
    153       1.1   thorpej  *	ARM_MMU_MEMC		Prehistoric, external memory controller
    154       1.1   thorpej  *				and MMU for ARMv2 CPUs.
    155       1.1   thorpej  *
    156       1.1   thorpej  *	ARM_MMU_GENERIC		Generic ARM MMU, compatible with ARM6.
    157       1.1   thorpej  *
    158       1.6   thorpej  *	ARM_MMU_SA1		StrongARM SA-1 MMU.  Compatible with generic
    159       1.6   thorpej  *				ARM MMU, but has no write-through cache mode.
    160       1.6   thorpej  *
    161       1.1   thorpej  *	ARM_MMU_XSCALE		XScale MMU.  Compatible with generic ARM
    162       1.1   thorpej  *				MMU, but also has several extensions which
    163       1.1   thorpej  *				require different PTE layout to use.
    164      1.14      matt  *
    165      1.20       bsh  *	ARM_MMU_V6C		ARM v6 MMU in backward compatible mode.
    166      1.20       bsh  *                              Compatible with generic ARM MMU, but
    167      1.20       bsh  *                              also has several extensions which
    168      1.14      matt  *				require different PTE layouts to use.
    169      1.20       bsh  *                              XP bit in CP15 control reg is cleared.
    170      1.20       bsh  *
    171      1.20       bsh  *	ARM_MMU_V6N		ARM v6 MMU with XP bit of CP15 control reg
    172      1.20       bsh  *                              set.  New features such as shared-bit
    173      1.20       bsh  *                              and excute-never bit are available.
    174      1.20       bsh  *                              Multiprocessor support needs this mode.
    175      1.20       bsh  *
    176      1.20       bsh  *	ARM_MMU_V7		ARM v7 MMU.
    177       1.1   thorpej  */
    178       1.1   thorpej #if !defined(_KERNEL_OPT) ||						\
    179       1.1   thorpej     (defined(CPU_ARM2) || defined(CPU_ARM250) || defined(CPU_ARM3))
    180       1.1   thorpej #define	ARM_MMU_MEMC		1
    181       1.1   thorpej #else
    182       1.1   thorpej #define	ARM_MMU_MEMC		0
    183       1.1   thorpej #endif
    184       1.1   thorpej 
    185       1.1   thorpej #if !defined(_KERNEL_OPT) ||						\
    186       1.1   thorpej     (defined(CPU_ARM6) || defined(CPU_ARM7) || defined(CPU_ARM7TDMI) ||	\
    187      1.13  christos      defined(CPU_ARM8) || defined(CPU_ARM9) || defined(CPU_ARM9E) ||	\
    188      1.19  kiyohara      defined(CPU_ARM10) || defined(CPU_FA526)) || defined(CPU_SHEEVA)
    189       1.1   thorpej #define	ARM_MMU_GENERIC		1
    190       1.1   thorpej #else
    191       1.1   thorpej #define	ARM_MMU_GENERIC		0
    192       1.1   thorpej #endif
    193       1.1   thorpej 
    194       1.1   thorpej #if !defined(_KERNEL_OPT) ||						\
    195       1.6   thorpej     (defined(CPU_SA110) || defined(CPU_SA1100) || defined(CPU_SA1110) ||\
    196       1.6   thorpej      defined(CPU_IXP12X0))
    197       1.6   thorpej #define	ARM_MMU_SA1		1
    198       1.6   thorpej #else
    199       1.6   thorpej #define	ARM_MMU_SA1		0
    200       1.6   thorpej #endif
    201       1.6   thorpej 
    202       1.6   thorpej #if !defined(_KERNEL_OPT) ||						\
    203      1.24      matt     defined(CPU_XSCALE)
    204       1.1   thorpej #define	ARM_MMU_XSCALE		1
    205       1.1   thorpej #else
    206       1.1   thorpej #define	ARM_MMU_XSCALE		0
    207       1.1   thorpej #endif
    208       1.1   thorpej 
    209      1.14      matt #if !defined(_KERNEL_OPT) ||						\
    210      1.23      matt 	(defined(CPU_ARM11) && defined(ARM11_COMPAT_MMU))
    211      1.20       bsh #define	ARM_MMU_V6C		1
    212      1.14      matt #else
    213      1.20       bsh #define	ARM_MMU_V6C		0
    214      1.14      matt #endif
    215      1.14      matt 
    216      1.17  jmcneill #if !defined(_KERNEL_OPT) ||						\
    217      1.23      matt 	(defined(CPU_ARM11) && !defined(ARM11_COMPAT_MMU))
    218      1.20       bsh #define	ARM_MMU_V6N		1
    219      1.20       bsh #else
    220      1.20       bsh #define	ARM_MMU_V6N		0
    221      1.20       bsh #endif
    222      1.20       bsh 
    223      1.20       bsh #define	ARM_MMU_V6	(ARM_MMU_V6C + ARM_MMU_V6N)
    224      1.20       bsh 
    225      1.20       bsh #if !defined(_KERNEL_OPT) ||						\
    226      1.23      matt 	 defined(CPU_ARMV7)
    227      1.17  jmcneill #define	ARM_MMU_V7		1
    228      1.17  jmcneill #else
    229      1.17  jmcneill #define	ARM_MMU_V7		0
    230      1.17  jmcneill #endif
    231      1.17  jmcneill 
    232      1.22      matt /*
    233      1.22      matt  * Can we use the ASID support in armv6+ MMUs?
    234      1.22      matt  */
    235      1.23      matt #if !defined(_LOCORE)
    236      1.22      matt #define	ARM_MMU_EXTENDED	((ARM_MMU_MEMC + ARM_MMU_GENERIC	\
    237      1.22      matt 				  + ARM_MMU_SA1 + ARM_MMU_XSCALE	\
    238      1.22      matt 				  + ARM_MMU_V6C) == 0			\
    239      1.22      matt 				 && (ARM_MMU_V6N + ARM_MMU_V7) > 0)
    240      1.22      matt #if ARM_MMU_EXTENDED == 0
    241      1.22      matt #undef ARM_MMU_EXTENDED
    242      1.22      matt #endif
    243      1.22      matt #endif
    244      1.22      matt 
    245       1.1   thorpej #define	ARM_NMMUS		(ARM_MMU_MEMC + ARM_MMU_GENERIC +	\
    246      1.17  jmcneill 				 ARM_MMU_SA1 + ARM_MMU_XSCALE +		\
    247      1.20       bsh 				 ARM_MMU_V6N + ARM_MMU_V6C + ARM_MMU_V7)
    248       1.1   thorpej #if ARM_NMMUS == 0
    249       1.1   thorpej #error ARM_NMMUS is 0
    250       1.4    briggs #endif
    251       1.4    briggs 
    252       1.4    briggs /*
    253       1.4    briggs  * Step 4: Define features that may be present on a subset of CPUs
    254       1.4    briggs  *
    255       1.4    briggs  *	ARM_XSCALE_PMU		Performance Monitoring Unit on 80200 and 80321
    256       1.4    briggs  */
    257       1.4    briggs 
    258       1.4    briggs #if !defined(_KERNEL_OPT) ||						\
    259       1.4    briggs     (defined(CPU_XSCALE_80200) || defined(CPU_XSCALE_80321))
    260       1.4    briggs #define ARM_XSCALE_PMU	1
    261       1.4    briggs #else
    262       1.4    briggs #define ARM_XSCALE_PMU	0
    263       1.1   thorpej #endif
    264       1.1   thorpej 
    265       1.1   thorpej #endif /* _ARM_CPUCONF_H_ */
    266