Home | History | Annotate | Line # | Download | only in include
cpuconf.h revision 1.25.16.2
      1  1.25.16.2  pgoyette /*	$NetBSD: cpuconf.h,v 1.25.16.2 2018/09/06 06:55:26 pgoyette Exp $	*/
      2        1.1   thorpej 
      3        1.1   thorpej /*
      4        1.5   thorpej  * Copyright (c) 2002 Wasabi Systems, Inc.
      5        1.1   thorpej  * All rights reserved.
      6        1.1   thorpej  *
      7        1.1   thorpej  * Written by Jason R. Thorpe for Wasabi Systems, Inc.
      8        1.1   thorpej  *
      9        1.1   thorpej  * Redistribution and use in source and binary forms, with or without
     10        1.1   thorpej  * modification, are permitted provided that the following conditions
     11        1.1   thorpej  * are met:
     12        1.1   thorpej  * 1. Redistributions of source code must retain the above copyright
     13        1.1   thorpej  *    notice, this list of conditions and the following disclaimer.
     14        1.1   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     15        1.1   thorpej  *    notice, this list of conditions and the following disclaimer in the
     16        1.1   thorpej  *    documentation and/or other materials provided with the distribution.
     17        1.1   thorpej  * 3. All advertising materials mentioning features or use of this software
     18        1.1   thorpej  *    must display the following acknowledgement:
     19        1.1   thorpej  *	This product includes software developed for the NetBSD Project by
     20        1.1   thorpej  *	Wasabi Systems, Inc.
     21        1.1   thorpej  * 4. The name of Wasabi Systems, Inc. may not be used to endorse
     22        1.1   thorpej  *    or promote products derived from this software without specific prior
     23        1.1   thorpej  *    written permission.
     24        1.1   thorpej  *
     25        1.1   thorpej  * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
     26        1.1   thorpej  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     27        1.1   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     28        1.1   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL WASABI SYSTEMS, INC
     29        1.1   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     30        1.1   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     31        1.1   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     32        1.1   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     33        1.1   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     34        1.1   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     35        1.1   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     36        1.1   thorpej  */
     37        1.1   thorpej 
     38        1.1   thorpej #ifndef _ARM_CPUCONF_H_
     39        1.1   thorpej #define	_ARM_CPUCONF_H_
     40        1.1   thorpej 
     41        1.1   thorpej #if defined(_KERNEL_OPT)
     42        1.1   thorpej #include "opt_cputypes.h"
     43       1.20       bsh #include "opt_cpuoptions.h"
     44        1.1   thorpej #endif /* _KERNEL_OPT */
     45        1.1   thorpej 
     46       1.11       bsh #if defined(CPU_XSCALE_PXA250) || defined(CPU_XSCALE_PXA270)
     47       1.11       bsh #define	__CPU_XSCALE_PXA2XX
     48       1.11       bsh #endif
     49       1.11       bsh 
     50       1.11       bsh #ifdef CPU_XSCALE_PXA2X0
     51       1.11       bsh #warning option CPU_XSCALE_PXA2X0 is obsolete. Use CPU_XSCALE_PXA250 and/or CPU_XSCALE_PXA270.
     52       1.11       bsh #endif
     53       1.11       bsh 
     54        1.1   thorpej /*
     55        1.6   thorpej  * IF YOU CHANGE THIS FILE, MAKE SURE TO UPDATE THE DEFINITION OF
     56        1.6   thorpej  * "PMAP_NEEDS_PTE_SYNC" IN <arm/arm32/pmap.h> FOR THE CPU TYPE
     57        1.6   thorpej  * YOU ARE ADDING SUPPORT FOR.
     58        1.6   thorpej  */
     59        1.6   thorpej 
     60       1.14      matt #if 0
     61        1.6   thorpej /*
     62        1.1   thorpej  * Step 1: Count the number of CPU types configured into the kernel.
     63        1.1   thorpej  */
     64        1.1   thorpej #if defined(_KERNEL_OPT)
     65  1.25.16.2  pgoyette #define	CPU_NTYPES	(defined(CPU_ARM6) + defined(CPU_ARM7) +	\
     66        1.1   thorpej 			 defined(CPU_ARM7TDMI) +			\
     67        1.1   thorpej 			 defined(CPU_ARM8) + defined(CPU_ARM9) +	\
     68       1.13  christos 			 defined(CPU_ARM9E) +				\
     69        1.8  rearnsha 			 defined(CPU_ARM10) +				\
     70       1.10  rearnsha 			 defined(CPU_ARM11) +				\
     71       1.14      matt 			 defined(CPU_ARM1136) +				\
     72       1.14      matt 			 defined(CPU_ARM1176) +				\
     73       1.20       bsh 			 defined(CPU_ARM11MPCORE) +			\
     74       1.18      matt 			 defined(CPU_CORTEX) +				\
     75       1.18      matt 			 defined(CPU_CORTEXA8) +			\
     76       1.18      matt 			 defined(CPU_CORTEXA9) +			\
     77        1.1   thorpej 			 defined(CPU_SA110) + defined(CPU_SA1100) +	\
     78        1.1   thorpej 			 defined(CPU_SA1110) +				\
     79       1.15      matt 			 defined(CPU_FA526) +				\
     80        1.3    ichiro 			 defined(CPU_IXP12X0) +				\
     81       1.24      matt 			 defined(CPU_XSCALE) +				\
     82       1.19  kiyohara 			 defined(CPU_SHEEVA))
     83        1.1   thorpej #else
     84        1.1   thorpej #define	CPU_NTYPES	2
     85        1.1   thorpej #endif /* _KERNEL_OPT */
     86       1.14      matt #endif
     87        1.1   thorpej 
     88        1.1   thorpej /*
     89        1.1   thorpej  * Step 2: Determine which ARM architecture versions are configured.
     90        1.1   thorpej  */
     91  1.25.16.2  pgoyette #if !defined(_KERNEL_OPT)
     92        1.1   thorpej #define	ARM_ARCH_2	1
     93        1.1   thorpej #else
     94        1.1   thorpej #define	ARM_ARCH_2	0
     95        1.1   thorpej #endif
     96        1.1   thorpej 
     97        1.1   thorpej #if !defined(_KERNEL_OPT) ||						\
     98        1.1   thorpej     (defined(CPU_ARM6) || defined(CPU_ARM7))
     99        1.1   thorpej #define	ARM_ARCH_3	1
    100        1.1   thorpej #else
    101        1.1   thorpej #define	ARM_ARCH_3	0
    102        1.1   thorpej #endif
    103        1.1   thorpej 
    104        1.1   thorpej #if !defined(_KERNEL_OPT) ||						\
    105        1.1   thorpej     (defined(CPU_ARM7TDMI) || defined(CPU_ARM8) || defined(CPU_ARM9) ||	\
    106       1.15      matt      defined(CPU_SA110) || defined(CPU_SA1100) || defined(CPU_FA526) || \
    107       1.16   msaitoh      defined(CPU_SA1110) || defined(CPU_IXP12X0))
    108        1.1   thorpej #define	ARM_ARCH_4	1
    109        1.1   thorpej #else
    110        1.1   thorpej #define	ARM_ARCH_4	0
    111        1.1   thorpej #endif
    112        1.1   thorpej 
    113        1.1   thorpej #if !defined(_KERNEL_OPT) ||						\
    114       1.13  christos     (defined(CPU_ARM9E) || defined(CPU_ARM10) ||			\
    115       1.24      matt      defined(CPU_XSCALE) || defined(CPU_SHEEVA))
    116        1.1   thorpej #define	ARM_ARCH_5	1
    117        1.1   thorpej #else
    118        1.1   thorpej #define	ARM_ARCH_5	0
    119        1.1   thorpej #endif
    120        1.1   thorpej 
    121       1.25     skrll #if defined(CPU_ARM11) || defined(CPU_ARM11MPCORE)
    122       1.10  rearnsha #define ARM_ARCH_6	1
    123       1.10  rearnsha #else
    124       1.10  rearnsha #define ARM_ARCH_6	0
    125       1.10  rearnsha #endif
    126       1.10  rearnsha 
    127       1.21   rkujawa #if defined(CPU_CORTEX) || defined(CPU_PJ4B)
    128       1.18      matt #define ARM_ARCH_7	1
    129       1.18      matt #else
    130       1.18      matt #define ARM_ARCH_7	0
    131       1.18      matt #endif
    132       1.18      matt 
    133       1.10  rearnsha #define	ARM_NARCH	(ARM_ARCH_2 + ARM_ARCH_3 + ARM_ARCH_4 + \
    134       1.18      matt 			 ARM_ARCH_5 + ARM_ARCH_6 + ARM_ARCH_7)
    135        1.1   thorpej #if ARM_NARCH == 0
    136        1.1   thorpej #error ARM_NARCH is 0
    137        1.1   thorpej #endif
    138        1.1   thorpej 
    139       1.18      matt #if ARM_ARCH_5 || ARM_ARCH_6 || ARM_ARCH_7
    140        1.9  rearnsha /*
    141        1.9  rearnsha  * We could support Thumb code on v4T, but the lack of clean interworking
    142        1.9  rearnsha  * makes that hard.
    143        1.9  rearnsha  */
    144        1.9  rearnsha #define THUMB_CODE
    145        1.9  rearnsha #endif
    146        1.9  rearnsha 
    147        1.1   thorpej /*
    148        1.1   thorpej  * Step 3: Define which MMU classes are configured:
    149        1.1   thorpej  *
    150        1.1   thorpej  *	ARM_MMU_MEMC		Prehistoric, external memory controller
    151        1.1   thorpej  *				and MMU for ARMv2 CPUs.
    152        1.1   thorpej  *
    153        1.1   thorpej  *	ARM_MMU_GENERIC		Generic ARM MMU, compatible with ARM6.
    154        1.1   thorpej  *
    155        1.6   thorpej  *	ARM_MMU_SA1		StrongARM SA-1 MMU.  Compatible with generic
    156        1.6   thorpej  *				ARM MMU, but has no write-through cache mode.
    157        1.6   thorpej  *
    158        1.1   thorpej  *	ARM_MMU_XSCALE		XScale MMU.  Compatible with generic ARM
    159        1.1   thorpej  *				MMU, but also has several extensions which
    160        1.1   thorpej  *				require different PTE layout to use.
    161       1.14      matt  *
    162       1.20       bsh  *	ARM_MMU_V6C		ARM v6 MMU in backward compatible mode.
    163       1.20       bsh  *                              Compatible with generic ARM MMU, but
    164       1.20       bsh  *                              also has several extensions which
    165       1.14      matt  *				require different PTE layouts to use.
    166       1.20       bsh  *                              XP bit in CP15 control reg is cleared.
    167       1.20       bsh  *
    168       1.20       bsh  *	ARM_MMU_V6N		ARM v6 MMU with XP bit of CP15 control reg
    169       1.20       bsh  *                              set.  New features such as shared-bit
    170       1.20       bsh  *                              and excute-never bit are available.
    171       1.20       bsh  *                              Multiprocessor support needs this mode.
    172       1.20       bsh  *
    173       1.20       bsh  *	ARM_MMU_V7		ARM v7 MMU.
    174        1.1   thorpej  */
    175  1.25.16.2  pgoyette #if !defined(_KERNEL_OPT)
    176        1.1   thorpej #define	ARM_MMU_MEMC		1
    177        1.1   thorpej #else
    178        1.1   thorpej #define	ARM_MMU_MEMC		0
    179        1.1   thorpej #endif
    180        1.1   thorpej 
    181        1.1   thorpej #if !defined(_KERNEL_OPT) ||						\
    182        1.1   thorpej     (defined(CPU_ARM6) || defined(CPU_ARM7) || defined(CPU_ARM7TDMI) ||	\
    183       1.13  christos      defined(CPU_ARM8) || defined(CPU_ARM9) || defined(CPU_ARM9E) ||	\
    184       1.19  kiyohara      defined(CPU_ARM10) || defined(CPU_FA526)) || defined(CPU_SHEEVA)
    185        1.1   thorpej #define	ARM_MMU_GENERIC		1
    186        1.1   thorpej #else
    187        1.1   thorpej #define	ARM_MMU_GENERIC		0
    188        1.1   thorpej #endif
    189        1.1   thorpej 
    190        1.1   thorpej #if !defined(_KERNEL_OPT) ||						\
    191        1.6   thorpej     (defined(CPU_SA110) || defined(CPU_SA1100) || defined(CPU_SA1110) ||\
    192        1.6   thorpej      defined(CPU_IXP12X0))
    193        1.6   thorpej #define	ARM_MMU_SA1		1
    194        1.6   thorpej #else
    195        1.6   thorpej #define	ARM_MMU_SA1		0
    196        1.6   thorpej #endif
    197        1.6   thorpej 
    198        1.6   thorpej #if !defined(_KERNEL_OPT) ||						\
    199       1.24      matt     defined(CPU_XSCALE)
    200        1.1   thorpej #define	ARM_MMU_XSCALE		1
    201        1.1   thorpej #else
    202        1.1   thorpej #define	ARM_MMU_XSCALE		0
    203        1.1   thorpej #endif
    204        1.1   thorpej 
    205       1.14      matt #if !defined(_KERNEL_OPT) ||						\
    206       1.23      matt 	(defined(CPU_ARM11) && defined(ARM11_COMPAT_MMU))
    207       1.20       bsh #define	ARM_MMU_V6C		1
    208       1.14      matt #else
    209       1.20       bsh #define	ARM_MMU_V6C		0
    210       1.14      matt #endif
    211       1.14      matt 
    212       1.17  jmcneill #if !defined(_KERNEL_OPT) ||						\
    213       1.23      matt 	(defined(CPU_ARM11) && !defined(ARM11_COMPAT_MMU))
    214       1.20       bsh #define	ARM_MMU_V6N		1
    215       1.20       bsh #else
    216       1.20       bsh #define	ARM_MMU_V6N		0
    217       1.20       bsh #endif
    218       1.20       bsh 
    219       1.20       bsh #define	ARM_MMU_V6	(ARM_MMU_V6C + ARM_MMU_V6N)
    220       1.20       bsh 
    221       1.20       bsh #if !defined(_KERNEL_OPT) ||						\
    222       1.23      matt 	 defined(CPU_ARMV7)
    223       1.17  jmcneill #define	ARM_MMU_V7		1
    224       1.17  jmcneill #else
    225       1.17  jmcneill #define	ARM_MMU_V7		0
    226       1.17  jmcneill #endif
    227       1.17  jmcneill 
    228  1.25.16.1  pgoyette #if !defined(_KERNEL_OPT) ||						\
    229  1.25.16.1  pgoyette 	 defined(CPU_ARMV8)
    230  1.25.16.1  pgoyette #define	ARM_MMU_V8		1
    231  1.25.16.1  pgoyette #else
    232  1.25.16.1  pgoyette #define	ARM_MMU_V8		0
    233  1.25.16.1  pgoyette #endif
    234  1.25.16.1  pgoyette 
    235       1.22      matt /*
    236       1.22      matt  * Can we use the ASID support in armv6+ MMUs?
    237       1.22      matt  */
    238       1.23      matt #if !defined(_LOCORE)
    239  1.25.16.1  pgoyette #define	ARM_MMU_EXTENDED						\
    240  1.25.16.1  pgoyette     ((ARM_MMU_MEMC + ARM_MMU_GENERIC + ARM_MMU_SA1 + ARM_MMU_XSCALE +	\
    241  1.25.16.1  pgoyette      ARM_MMU_V6C) == 0 &&						\
    242  1.25.16.1  pgoyette     (ARM_MMU_V6N + ARM_MMU_V7 + ARM_MMU_V8) > 0)
    243       1.22      matt #if ARM_MMU_EXTENDED == 0
    244       1.22      matt #undef ARM_MMU_EXTENDED
    245       1.22      matt #endif
    246       1.22      matt #endif
    247       1.22      matt 
    248  1.25.16.1  pgoyette #define	ARM_NMMUS							\
    249  1.25.16.1  pgoyette     (ARM_MMU_MEMC + ARM_MMU_GENERIC + ARM_MMU_SA1 + ARM_MMU_XSCALE +	\
    250  1.25.16.1  pgoyette      ARM_MMU_V6N + ARM_MMU_V6C + ARM_MMU_V7 + ARM_MMU_V8)
    251        1.1   thorpej #if ARM_NMMUS == 0
    252        1.1   thorpej #error ARM_NMMUS is 0
    253        1.4    briggs #endif
    254        1.4    briggs 
    255        1.4    briggs /*
    256        1.4    briggs  * Step 4: Define features that may be present on a subset of CPUs
    257        1.4    briggs  *
    258        1.4    briggs  *	ARM_XSCALE_PMU		Performance Monitoring Unit on 80200 and 80321
    259        1.4    briggs  */
    260        1.4    briggs 
    261        1.4    briggs #if !defined(_KERNEL_OPT) ||						\
    262        1.4    briggs     (defined(CPU_XSCALE_80200) || defined(CPU_XSCALE_80321))
    263        1.4    briggs #define ARM_XSCALE_PMU	1
    264        1.4    briggs #else
    265        1.4    briggs #define ARM_XSCALE_PMU	0
    266        1.1   thorpej #endif
    267        1.1   thorpej 
    268        1.1   thorpej #endif /* _ARM_CPUCONF_H_ */
    269