Home | History | Annotate | Line # | Download | only in include
cpufunc.h revision 1.18
      1  1.18   thorpej /*	$NetBSD: cpufunc.h,v 1.18 2002/01/30 00:36:32 thorpej Exp $	*/
      2   1.1   reinoud 
      3   1.1   reinoud /*
      4   1.1   reinoud  * Copyright (c) 1997 Mark Brinicombe.
      5   1.1   reinoud  * Copyright (c) 1997 Causality Limited
      6   1.1   reinoud  * All rights reserved.
      7   1.1   reinoud  *
      8   1.1   reinoud  * Redistribution and use in source and binary forms, with or without
      9   1.1   reinoud  * modification, are permitted provided that the following conditions
     10   1.1   reinoud  * are met:
     11   1.1   reinoud  * 1. Redistributions of source code must retain the above copyright
     12   1.1   reinoud  *    notice, this list of conditions and the following disclaimer.
     13   1.1   reinoud  * 2. Redistributions in binary form must reproduce the above copyright
     14   1.1   reinoud  *    notice, this list of conditions and the following disclaimer in the
     15   1.1   reinoud  *    documentation and/or other materials provided with the distribution.
     16   1.1   reinoud  * 3. All advertising materials mentioning features or use of this software
     17   1.1   reinoud  *    must display the following acknowledgement:
     18   1.1   reinoud  *	This product includes software developed by Causality Limited.
     19   1.1   reinoud  * 4. The name of Causality Limited may not be used to endorse or promote
     20   1.1   reinoud  *    products derived from this software without specific prior written
     21   1.1   reinoud  *    permission.
     22   1.1   reinoud  *
     23   1.1   reinoud  * THIS SOFTWARE IS PROVIDED BY CAUSALITY LIMITED ``AS IS'' AND ANY EXPRESS
     24   1.1   reinoud  * OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
     25   1.1   reinoud  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
     26   1.1   reinoud  * DISCLAIMED. IN NO EVENT SHALL CAUSALITY LIMITED BE LIABLE FOR ANY DIRECT,
     27   1.1   reinoud  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     28   1.1   reinoud  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     29   1.1   reinoud  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     30   1.1   reinoud  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     31   1.1   reinoud  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     32   1.1   reinoud  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     33   1.1   reinoud  * SUCH DAMAGE.
     34   1.1   reinoud  *
     35   1.1   reinoud  * RiscBSD kernel project
     36   1.1   reinoud  *
     37   1.1   reinoud  * cpufunc.h
     38   1.1   reinoud  *
     39   1.1   reinoud  * Prototypes for cpu, mmu and tlb related functions.
     40   1.1   reinoud  */
     41   1.1   reinoud 
     42   1.1   reinoud #ifndef _ARM32_CPUFUNC_H_
     43   1.1   reinoud #define _ARM32_CPUFUNC_H_
     44   1.1   reinoud 
     45   1.1   reinoud #include <sys/types.h>
     46   1.1   reinoud 
     47   1.1   reinoud #ifdef _KERNEL
     48   1.1   reinoud #ifndef _LKM
     49   1.1   reinoud #include "opt_cputypes.h"
     50   1.1   reinoud #endif
     51   1.1   reinoud 
     52   1.1   reinoud struct cpu_functions {
     53   1.1   reinoud 
     54   1.1   reinoud 	/* CPU functions */
     55   1.1   reinoud 
     56   1.1   reinoud 	u_int	(*cf_id)		__P((void));
     57  1.12   thorpej 	void	(*cf_cpwait)		__P((void));
     58   1.1   reinoud 
     59   1.1   reinoud 	/* MMU functions */
     60   1.1   reinoud 
     61   1.1   reinoud 	u_int	(*cf_control)		__P((u_int bic, u_int eor));
     62   1.1   reinoud 	void	(*cf_domains)		__P((u_int domains));
     63   1.1   reinoud 	void	(*cf_setttb)		__P((u_int ttb));
     64   1.1   reinoud 	u_int	(*cf_faultstatus)	__P((void));
     65   1.1   reinoud 	u_int	(*cf_faultaddress)	__P((void));
     66   1.1   reinoud 
     67   1.1   reinoud 	/* TLB functions */
     68   1.1   reinoud 
     69   1.1   reinoud 	void	(*cf_tlb_flushID)	__P((void));
     70   1.1   reinoud 	void	(*cf_tlb_flushID_SE)	__P((u_int va));
     71   1.1   reinoud 	void	(*cf_tlb_flushI)	__P((void));
     72   1.1   reinoud 	void	(*cf_tlb_flushI_SE)	__P((u_int va));
     73   1.1   reinoud 	void	(*cf_tlb_flushD)	__P((void));
     74   1.1   reinoud 	void	(*cf_tlb_flushD_SE)	__P((u_int va));
     75   1.1   reinoud 
     76  1.17   thorpej 	/*
     77  1.17   thorpej 	 * Cache operations:
     78  1.17   thorpej 	 *
     79  1.17   thorpej 	 * We define the following primitives:
     80  1.17   thorpej 	 *
     81  1.17   thorpej 	 *	icache_sync_all		Synchronize I-cache
     82  1.17   thorpej 	 *	icache_sync_range	Synchronize I-cache range
     83  1.17   thorpej 	 *
     84  1.17   thorpej 	 *	dcache_wbinv_all	Write-back and Invalidate D-cache
     85  1.17   thorpej 	 *	dcache_wbinv_range	Write-back and Invalidate D-cache range
     86  1.17   thorpej 	 *	dcache_inv_range	Invalidate D-cache range
     87  1.17   thorpej 	 *	dcache_wb_range		Write-back D-cache range
     88  1.17   thorpej 	 *
     89  1.17   thorpej 	 *	idcache_wbinv_all	Write-back and Invalidate D-cache,
     90  1.17   thorpej 	 *				Invalidate I-cache
     91  1.17   thorpej 	 *	idcache_wbinv_range	Write-back and Invalidate D-cache,
     92  1.17   thorpej 	 *				Invalidate I-cache range
     93  1.17   thorpej 	 *
     94  1.17   thorpej 	 * Note that the ARM term for "write-back" is "clean".  We use
     95  1.17   thorpej 	 * the term "write-back" since it's a more common way to describe
     96  1.17   thorpej 	 * the operation.
     97  1.17   thorpej 	 *
     98  1.17   thorpej 	 * There are some rules that must be followed:
     99  1.17   thorpej 	 *
    100  1.17   thorpej 	 *	I-cache Synch (all or range):
    101  1.17   thorpej 	 *		The goal is to synchronize the instruction stream,
    102  1.17   thorpej 	 *		so you may beed to write-back dirty D-cache blocks
    103  1.17   thorpej 	 *		first.  If a range is requested, and you can't
    104  1.17   thorpej 	 *		synchronize just a range, you have to hit the whole
    105  1.17   thorpej 	 *		thing.
    106  1.17   thorpej 	 *
    107  1.17   thorpej 	 *	D-cache Write-Back and Invalidate range:
    108  1.17   thorpej 	 *		If you can't WB-Inv a range, you must WB-Inv the
    109  1.17   thorpej 	 *		entire D-cache.
    110  1.17   thorpej 	 *
    111  1.17   thorpej 	 *	D-cache Invalidate:
    112  1.17   thorpej 	 *		If you can't Inv the D-cache, you must Write-Back
    113  1.17   thorpej 	 *		and Invalidate.  Code that uses this operation
    114  1.17   thorpej 	 *		MUST NOT assume that the D-cache will not be written
    115  1.17   thorpej 	 *		back to memory.
    116  1.17   thorpej 	 *
    117  1.17   thorpej 	 *	D-cache Write-Back:
    118  1.17   thorpej 	 *		If you can't Write-back without doing an Inv,
    119  1.17   thorpej 	 *		that's fine.  Then treat this as a WB-Inv.
    120  1.17   thorpej 	 *		Skipping the invalidate is merely an optimization.
    121  1.17   thorpej 	 *
    122  1.17   thorpej 	 *	All operations:
    123  1.17   thorpej 	 *		Valid virtual addresses must be passed to each
    124  1.17   thorpej 	 *		cache operation.
    125  1.17   thorpej 	 */
    126  1.17   thorpej 	void	(*cf_icache_sync_all)	__P((void));
    127  1.17   thorpej 	void	(*cf_icache_sync_range)	__P((vaddr_t, vsize_t));
    128  1.17   thorpej 
    129  1.17   thorpej 	void	(*cf_dcache_wbinv_all)	__P((void));
    130  1.17   thorpej 	void	(*cf_dcache_wbinv_range) __P((vaddr_t, vsize_t));
    131  1.17   thorpej 	void	(*cf_dcache_inv_range)	__P((vaddr_t, vsize_t));
    132  1.17   thorpej 	void	(*cf_dcache_wb_range)	__P((vaddr_t, vsize_t));
    133   1.1   reinoud 
    134  1.17   thorpej 	void	(*cf_idcache_wbinv_all)	__P((void));
    135  1.17   thorpej 	void	(*cf_idcache_wbinv_range) __P((vaddr_t, vsize_t));
    136   1.1   reinoud 
    137   1.1   reinoud 	/* Other functions */
    138   1.1   reinoud 
    139   1.1   reinoud 	void	(*cf_flush_prefetchbuf)	__P((void));
    140   1.1   reinoud 	void	(*cf_drain_writebuf)	__P((void));
    141   1.1   reinoud 	void	(*cf_flush_brnchtgt_C)	__P((void));
    142   1.1   reinoud 	void	(*cf_flush_brnchtgt_E)	__P((u_int va));
    143   1.1   reinoud 
    144   1.1   reinoud 	void	(*cf_sleep)		__P((int mode));
    145   1.1   reinoud 
    146   1.1   reinoud 	/* Soft functions */
    147   1.1   reinoud 
    148   1.1   reinoud 	int	(*cf_dataabt_fixup)	__P((void *arg));
    149   1.1   reinoud 	int	(*cf_prefetchabt_fixup)	__P((void *arg));
    150   1.1   reinoud 
    151   1.1   reinoud 	void	(*cf_context_switch)	__P((void));
    152   1.1   reinoud 
    153   1.1   reinoud 	void	(*cf_setup)		__P((char *string));
    154   1.1   reinoud };
    155   1.1   reinoud 
    156   1.1   reinoud extern struct cpu_functions cpufuncs;
    157   1.1   reinoud extern u_int cputype;
    158   1.1   reinoud 
    159   1.1   reinoud #define cpu_id()		cpufuncs.cf_id()
    160  1.12   thorpej #define	cpu_cpwait()		cpufuncs.cf_cpwait()
    161   1.1   reinoud 
    162   1.1   reinoud #define cpu_control(c, e)	cpufuncs.cf_control(c, e)
    163   1.1   reinoud #define cpu_domains(d)		cpufuncs.cf_domains(d)
    164   1.1   reinoud #define cpu_setttb(t)		cpufuncs.cf_setttb(t)
    165   1.1   reinoud #define cpu_faultstatus()	cpufuncs.cf_faultstatus()
    166   1.1   reinoud #define cpu_faultaddress()	cpufuncs.cf_faultaddress()
    167   1.1   reinoud 
    168   1.1   reinoud #define	cpu_tlb_flushID()	cpufuncs.cf_tlb_flushID()
    169   1.1   reinoud #define	cpu_tlb_flushID_SE(e)	cpufuncs.cf_tlb_flushID_SE(e)
    170   1.1   reinoud #define	cpu_tlb_flushI()	cpufuncs.cf_tlb_flushI()
    171   1.1   reinoud #define	cpu_tlb_flushI_SE(e)	cpufuncs.cf_tlb_flushI_SE(e)
    172   1.1   reinoud #define	cpu_tlb_flushD()	cpufuncs.cf_tlb_flushD()
    173   1.1   reinoud #define	cpu_tlb_flushD_SE(e)	cpufuncs.cf_tlb_flushD_SE(e)
    174   1.1   reinoud 
    175  1.17   thorpej #define	cpu_icache_sync_all()	cpufuncs.cf_icache_sync_all()
    176  1.17   thorpej #define	cpu_icache_sync_range(a, s) cpufuncs.cf_icache_sync_range((a), (s))
    177  1.17   thorpej 
    178  1.17   thorpej #define	cpu_dcache_wbinv_all()	cpufuncs.cf_dcache_wbinv_all()
    179  1.17   thorpej #define	cpu_dcache_wbinv_range(a, s) cpufuncs.cf_dcache_wbinv_range((a), (s))
    180  1.17   thorpej #define	cpu_dcache_inv_range(a, s) cpufuncs.cf_dcache_inv_range((a), (s))
    181  1.17   thorpej #define	cpu_dcache_wb_range(a, s) cpufuncs.cf_dcache_wb_range((a), (s))
    182  1.17   thorpej 
    183  1.17   thorpej #define	cpu_idcache_wbinv_all()	cpufuncs.cf_idcache_wbinv_all()
    184  1.17   thorpej #define	cpu_idcache_wbinv_range(a, s) cpufuncs.cf_idcache_wbinv_range((a), (s))
    185   1.1   reinoud 
    186   1.1   reinoud #define	cpu_flush_prefetchbuf()	cpufuncs.cf_flush_prefetchbuf()
    187   1.1   reinoud #define	cpu_drain_writebuf()	cpufuncs.cf_drain_writebuf()
    188   1.1   reinoud #define	cpu_flush_brnchtgt_C()	cpufuncs.cf_flush_brnchtgt_C()
    189   1.1   reinoud #define	cpu_flush_brnchtgt_E(e)	cpufuncs.cf_flush_brnchtgt_E(e)
    190   1.1   reinoud 
    191   1.1   reinoud #define cpu_sleep(m)		cpufuncs.cf_sleep(m)
    192   1.1   reinoud 
    193   1.1   reinoud #define cpu_dataabt_fixup(a)		cpufuncs.cf_dataabt_fixup(a)
    194   1.1   reinoud #define cpu_prefetchabt_fixup(a)	cpufuncs.cf_prefetchabt_fixup(a)
    195   1.7       wiz #define ABORT_FIXUP_OK		0	/* fixup succeeded */
    196   1.1   reinoud #define ABORT_FIXUP_FAILED	1	/* fixup failed */
    197   1.1   reinoud #define ABORT_FIXUP_RETURN	2	/* abort handler should return */
    198   1.1   reinoud 
    199   1.1   reinoud #define cpu_setup(a)			cpufuncs.cf_setup(a)
    200   1.1   reinoud 
    201   1.1   reinoud int	set_cpufuncs		__P((void));
    202   1.1   reinoud #define ARCHITECTURE_NOT_PRESENT	1	/* known but not configured */
    203   1.1   reinoud #define ARCHITECTURE_NOT_SUPPORTED	2	/* not known */
    204   1.1   reinoud 
    205   1.1   reinoud void	cpufunc_nullop		__P((void));
    206   1.2     bjh21 int	cpufunc_null_fixup	__P((void *));
    207   1.4     bjh21 int	early_abort_fixup	__P((void *));
    208   1.4     bjh21 int	late_abort_fixup	__P((void *));
    209   1.1   reinoud u_int	cpufunc_id		__P((void));
    210   1.1   reinoud u_int	cpufunc_control		__P((u_int clear, u_int bic));
    211   1.1   reinoud void	cpufunc_domains		__P((u_int domains));
    212   1.1   reinoud u_int	cpufunc_faultstatus	__P((void));
    213   1.1   reinoud u_int	cpufunc_faultaddress	__P((void));
    214   1.3     bjh21 
    215   1.3     bjh21 #ifdef CPU_ARM3
    216   1.3     bjh21 u_int	arm3_control		__P((u_int clear, u_int bic));
    217   1.3     bjh21 void	arm3_cache_flush	__P((void));
    218   1.3     bjh21 #endif	/* CPU_ARM3 */
    219   1.1   reinoud 
    220   1.1   reinoud #if defined(CPU_ARM6) || defined(CPU_ARM7)
    221   1.1   reinoud void	arm67_setttb		__P((u_int ttb));
    222   1.1   reinoud void	arm67_tlb_flush		__P((void));
    223   1.1   reinoud void	arm67_tlb_purge		__P((u_int va));
    224   1.1   reinoud void	arm67_cache_flush	__P((void));
    225   1.1   reinoud void	arm67_context_switch	__P((void));
    226   1.1   reinoud #endif	/* CPU_ARM6 || CPU_ARM7 */
    227   1.1   reinoud 
    228   1.1   reinoud #ifdef CPU_ARM6
    229   1.1   reinoud void	arm6_setup		__P((char *string));
    230   1.1   reinoud #endif	/* CPU_ARM6 */
    231   1.1   reinoud 
    232   1.1   reinoud #ifdef CPU_ARM7
    233   1.1   reinoud void	arm7_setup		__P((char *string));
    234   1.1   reinoud #endif	/* CPU_ARM7 */
    235   1.5     chris 
    236   1.5     chris #ifdef CPU_ARM7TDMI
    237   1.5     chris int	arm7_dataabt_fixup	__P((void *arg));
    238   1.5     chris void	arm7tdmi_setup		__P((char *string));
    239   1.5     chris void	arm7tdmi_setttb		__P((u_int ttb));
    240   1.5     chris void	arm7tdmi_tlb_flushID	__P((void));
    241   1.5     chris void	arm7tdmi_tlb_flushID_SE	__P((u_int va));
    242   1.5     chris void	arm7tdmi_cache_flushID	__P((void));
    243   1.5     chris void	arm7tdmi_context_switch	__P((void));
    244   1.5     chris #endif /* CPU_ARM7TDMI */
    245   1.1   reinoud 
    246   1.1   reinoud #ifdef CPU_ARM8
    247   1.1   reinoud void	arm8_setttb		__P((u_int ttb));
    248   1.1   reinoud void	arm8_tlb_flushID	__P((void));
    249   1.1   reinoud void	arm8_tlb_flushID_SE	__P((u_int va));
    250   1.1   reinoud void	arm8_cache_flushID	__P((void));
    251   1.1   reinoud void	arm8_cache_flushID_E	__P((u_int entry));
    252   1.1   reinoud void	arm8_cache_cleanID	__P((void));
    253   1.1   reinoud void	arm8_cache_cleanID_E	__P((u_int entry));
    254   1.1   reinoud void	arm8_cache_purgeID	__P((void));
    255   1.1   reinoud void	arm8_cache_purgeID_E	__P((u_int entry));
    256   1.1   reinoud 
    257   1.1   reinoud void	arm8_cache_syncI	__P((void));
    258  1.17   thorpej void	arm8_cache_cleanID_rng	__P((vaddr_t start, vsize_t end));
    259  1.17   thorpej void	arm8_cache_cleanD_rng	__P((vaddr_t start, vsize_t end));
    260  1.17   thorpej void	arm8_cache_purgeID_rng	__P((vaddr_t start, vsize_t end));
    261  1.17   thorpej void	arm8_cache_purgeD_rng	__P((vaddr_t start, vsize_t end));
    262  1.17   thorpej void	arm8_cache_syncI_rng	__P((vaddr_t start, vsize_t end));
    263   1.1   reinoud 
    264   1.1   reinoud void	arm8_context_switch	__P((void));
    265   1.1   reinoud 
    266   1.1   reinoud void	arm8_setup		__P((char *string));
    267   1.1   reinoud 
    268   1.1   reinoud u_int	arm8_clock_config	__P((u_int, u_int));
    269   1.1   reinoud #endif
    270   1.1   reinoud 
    271  1.10  rearnsha #ifdef CPU_ARM9
    272  1.10  rearnsha void	arm9_setttb		__P((u_int));
    273  1.10  rearnsha 
    274  1.10  rearnsha void	arm9_tlb_flushID_SE	__P((u_int va));
    275  1.10  rearnsha 
    276  1.10  rearnsha void	arm9_cache_flushID	__P((void));
    277  1.10  rearnsha void	arm9_cache_flushID_SE	__P((u_int));
    278  1.10  rearnsha void	arm9_cache_flushI	__P((void));
    279  1.10  rearnsha void	arm9_cache_flushI_SE	__P((u_int));
    280  1.10  rearnsha void	arm9_cache_flushD	__P((void));
    281  1.10  rearnsha void	arm9_cache_flushD_SE	__P((u_int));
    282  1.10  rearnsha 
    283  1.10  rearnsha void	arm9_cache_cleanID	__P((void));
    284  1.10  rearnsha 
    285  1.10  rearnsha void	arm9_cache_syncI	__P((void));
    286  1.17   thorpej void	arm9_cache_flushID_rng	__P((vaddr_t, vsize_t));
    287  1.17   thorpej void	arm9_cache_flushD_rng	__P((vaddr_t, vsize_t));
    288  1.17   thorpej void	arm9_cache_syncI_rng	__P((vaddr_t, vsize_t));
    289  1.10  rearnsha 
    290  1.10  rearnsha void	arm9_context_switch	__P((void));
    291  1.10  rearnsha 
    292  1.10  rearnsha void	arm9_setup		__P((char *string));
    293  1.10  rearnsha #endif
    294  1.10  rearnsha 
    295  1.10  rearnsha #if defined(CPU_ARM9) || defined(CPU_SA110) || defined(CPU_XSCALE)
    296  1.10  rearnsha void	armv4_tlb_flushID	__P((void));
    297  1.10  rearnsha void	armv4_tlb_flushI	__P((void));
    298  1.10  rearnsha void	armv4_tlb_flushD	__P((void));
    299  1.10  rearnsha void	armv4_tlb_flushD_SE	__P((u_int va));
    300  1.10  rearnsha 
    301  1.10  rearnsha void	armv4_drain_writebuf	__P((void));
    302  1.10  rearnsha #endif
    303  1.10  rearnsha 
    304   1.1   reinoud #ifdef CPU_SA110
    305   1.1   reinoud void	sa110_setttb		__P((u_int ttb));
    306  1.18   thorpej 
    307  1.18   thorpej void	sa11x0_cpu_sleep	__P((int mode));
    308  1.10  rearnsha 
    309   1.1   reinoud void	sa110_tlb_flushID_SE	__P((u_int va));
    310   1.1   reinoud 
    311   1.1   reinoud void	sa110_cache_flushID	__P((void));
    312   1.1   reinoud void	sa110_cache_flushI	__P((void));
    313   1.1   reinoud void	sa110_cache_flushD	__P((void));
    314   1.1   reinoud void	sa110_cache_flushD_SE	__P((u_int entry));
    315   1.1   reinoud 
    316   1.1   reinoud void	sa110_cache_cleanID	__P((void));
    317   1.1   reinoud void	sa110_cache_cleanD	__P((void));
    318   1.1   reinoud void	sa110_cache_cleanD_E	__P((u_int entry));
    319   1.1   reinoud 
    320   1.1   reinoud void	sa110_cache_purgeID	__P((void));
    321   1.1   reinoud void	sa110_cache_purgeID_E	__P((u_int entry));
    322   1.1   reinoud void	sa110_cache_purgeD	__P((void));
    323   1.1   reinoud void	sa110_cache_purgeD_E	__P((u_int entry));
    324   1.1   reinoud 
    325   1.1   reinoud void	sa110_cache_syncI	__P((void));
    326  1.17   thorpej void	sa110_cache_cleanID_rng	__P((vaddr_t start, vsize_t end));
    327  1.17   thorpej void	sa110_cache_cleanD_rng	__P((vaddr_t start, vsize_t end));
    328  1.17   thorpej void	sa110_cache_purgeID_rng	__P((vaddr_t start, vsize_t end));
    329  1.17   thorpej void	sa110_cache_purgeD_rng	__P((vaddr_t start, vsize_t end));
    330  1.17   thorpej void	sa110_cache_syncI_rng	__P((vaddr_t start, vsize_t end));
    331   1.1   reinoud 
    332   1.1   reinoud void	sa110_context_switch	__P((void));
    333   1.1   reinoud 
    334   1.1   reinoud void	sa110_setup		__P((char *string));
    335   1.1   reinoud #endif	/* CPU_SA110 */
    336   1.1   reinoud 
    337   1.8      matt #ifdef CPU_XSCALE
    338  1.12   thorpej void	xscale_cpwait		__P((void));
    339  1.16    briggs 
    340  1.16    briggs void	xscale_cpu_sleep	__P((int mode));
    341  1.12   thorpej 
    342  1.11   thorpej u_int	xscale_control		__P((u_int clear, u_int bic));
    343  1.11   thorpej 
    344   1.8      matt void	xscale_setttb		__P((u_int ttb));
    345  1.10  rearnsha 
    346   1.8      matt void	xscale_tlb_flushID_SE	__P((u_int va));
    347   1.8      matt 
    348   1.8      matt void	xscale_cache_flushID	__P((void));
    349   1.8      matt void	xscale_cache_flushI	__P((void));
    350   1.8      matt void	xscale_cache_flushD	__P((void));
    351   1.8      matt void	xscale_cache_flushD_SE	__P((u_int entry));
    352   1.8      matt 
    353   1.8      matt void	xscale_cache_cleanID	__P((void));
    354   1.8      matt void	xscale_cache_cleanD	__P((void));
    355   1.8      matt void	xscale_cache_cleanD_E	__P((u_int entry));
    356   1.8      matt 
    357   1.8      matt void	xscale_cache_purgeID	__P((void));
    358   1.8      matt void	xscale_cache_purgeID_E	__P((u_int entry));
    359   1.8      matt void	xscale_cache_purgeD	__P((void));
    360   1.8      matt void	xscale_cache_purgeD_E	__P((u_int entry));
    361   1.8      matt 
    362   1.8      matt void	xscale_cache_syncI	__P((void));
    363  1.17   thorpej void	xscale_cache_cleanID_rng __P((vaddr_t start, vsize_t end));
    364  1.17   thorpej void	xscale_cache_cleanD_rng	__P((vaddr_t start, vsize_t end));
    365  1.17   thorpej void	xscale_cache_purgeID_rng __P((vaddr_t start, vsize_t end));
    366  1.17   thorpej void	xscale_cache_purgeD_rng	__P((vaddr_t start, vsize_t end));
    367  1.17   thorpej void	xscale_cache_syncI_rng	__P((vaddr_t start, vsize_t end));
    368  1.13   thorpej 
    369  1.13   thorpej /* Used in write-through mode. */
    370  1.17   thorpej void	xscale_cache_flushID_rng __P((vaddr_t start, vsize_t end));
    371  1.17   thorpej void	xscale_cache_flushD_rng	__P((vaddr_t start, vsize_t end));
    372  1.17   thorpej void	xscale_cache_flushI_rng	__P((vaddr_t start, vsize_t end));
    373   1.8      matt 
    374   1.8      matt void	xscale_context_switch	__P((void));
    375   1.8      matt 
    376   1.8      matt void	xscale_setup		__P((char *string));
    377   1.8      matt #endif	/* CPU_XSCALE */
    378   1.8      matt 
    379   1.1   reinoud #define tlb_flush	cpu_tlb_flushID
    380   1.1   reinoud #define setttb		cpu_setttb
    381   1.1   reinoud #define drain_writebuf	cpu_drain_writebuf
    382   1.1   reinoud 
    383   1.1   reinoud /*
    384   1.1   reinoud  * Macros for manipulating CPU interrupts
    385   1.1   reinoud  */
    386  1.15   thorpej #ifdef __PROG32
    387  1.15   thorpej #define disable_interrupts(mask)					\
    388   1.1   reinoud 	(SetCPSR((mask) & (I32_bit | F32_bit), (mask) & (I32_bit | F32_bit)))
    389   1.1   reinoud 
    390  1.15   thorpej #define enable_interrupts(mask)						\
    391   1.1   reinoud 	(SetCPSR((mask) & (I32_bit | F32_bit), 0))
    392   1.1   reinoud 
    393  1.15   thorpej #define restore_interrupts(old_cpsr)					\
    394   1.1   reinoud 	(SetCPSR((I32_bit | F32_bit), (old_cpsr) & (I32_bit | F32_bit)))
    395  1.15   thorpej #else /* ! __PROG32 */
    396  1.15   thorpej #define	disable_interrupts(mask)					\
    397  1.15   thorpej 	(set_r15((mask) & (R15_IRQ_DISABLE | R15_FIQ_DISABLE),		\
    398  1.15   thorpej 		 (mask) & (R15_IRQ_DISABLE | R15_FIQ_DISABLE)))
    399  1.15   thorpej 
    400  1.15   thorpej #define	enable_interrupts(mask)						\
    401  1.15   thorpej 	(set_r15((mask) & (R15_IRQ_DISABLE | R15_FIQ_DISABLE), 0))
    402  1.15   thorpej 
    403  1.15   thorpej #define	restore_interrupts(old_r15)					\
    404  1.15   thorpej 	(set_r15((R15_IRQ_DISABLE | R15_FIQ_DISABLE),			\
    405  1.15   thorpej 		 (old_r15) & (R15_IRQ_DISABLE | R15_FIQ_DISABLE)))
    406  1.15   thorpej #endif /* __PROG32 */
    407  1.15   thorpej 
    408  1.15   thorpej #ifdef __PROG32
    409  1.15   thorpej /* Functions to manipulate the CPSR. */
    410  1.15   thorpej u_int	SetCPSR(u_int bic, u_int eor);
    411  1.15   thorpej u_int	GetCPSR(void);
    412  1.15   thorpej #else
    413  1.15   thorpej /* Functions to manipulate the processor control bits in r15. */
    414  1.15   thorpej u_int	set_r15(u_int bic, u_int eor);
    415  1.15   thorpej u_int	get_r15(void);
    416  1.15   thorpej #endif /* __PROG32 */
    417   1.1   reinoud 
    418   1.1   reinoud /*
    419   1.1   reinoud  * Functions to manipulate cpu r13
    420   1.8      matt  * (in arm/arm32/setstack.S)
    421   1.1   reinoud  */
    422   1.1   reinoud 
    423   1.1   reinoud void set_stackptr	__P((u_int mode, u_int address));
    424   1.1   reinoud u_int get_stackptr	__P((u_int mode));
    425   1.6     bjh21 
    426   1.6     bjh21 /*
    427   1.6     bjh21  * Miscellany
    428   1.6     bjh21  */
    429   1.6     bjh21 
    430   1.9     bjh21 int get_pc_str_offset	__P((void));
    431   1.1   reinoud 
    432   1.1   reinoud /*
    433   1.1   reinoud  * CPU functions from locore.S
    434   1.1   reinoud  */
    435   1.1   reinoud 
    436   1.1   reinoud void cpu_reset		__P((void)) __attribute__((__noreturn__));
    437  1.14   thorpej 
    438  1.14   thorpej /*
    439  1.14   thorpej  * Cache info variables.
    440  1.14   thorpej  */
    441  1.14   thorpej 
    442  1.14   thorpej /* PRIMARY CACHE VARIABLES */
    443  1.14   thorpej int	arm_picache_size;
    444  1.14   thorpej int	arm_picache_line_size;
    445  1.14   thorpej int	arm_picache_ways;
    446  1.14   thorpej 
    447  1.14   thorpej int	arm_pdcache_size;	/* and unified */
    448  1.14   thorpej int	arm_pdcache_line_size;
    449  1.14   thorpej int	arm_pdcache_ways;
    450  1.14   thorpej 
    451  1.14   thorpej int	arm_pcache_type;
    452  1.14   thorpej int	arm_pcache_unified;
    453  1.14   thorpej 
    454  1.14   thorpej int	arm_dcache_align;
    455  1.14   thorpej int	arm_dcache_align_mask;
    456   1.1   reinoud 
    457   1.1   reinoud #endif	/* _KERNEL */
    458   1.1   reinoud #endif	/* _ARM32_CPUFUNC_H_ */
    459   1.1   reinoud 
    460   1.1   reinoud /* End of cpufunc.h */
    461