cpufunc.h revision 1.52 1 1.45 matt /* cpufunc.h,v 1.40.22.4 2007/11/08 10:59:33 matt Exp */
2 1.1 reinoud
3 1.1 reinoud /*
4 1.1 reinoud * Copyright (c) 1997 Mark Brinicombe.
5 1.1 reinoud * Copyright (c) 1997 Causality Limited
6 1.1 reinoud * All rights reserved.
7 1.1 reinoud *
8 1.1 reinoud * Redistribution and use in source and binary forms, with or without
9 1.1 reinoud * modification, are permitted provided that the following conditions
10 1.1 reinoud * are met:
11 1.1 reinoud * 1. Redistributions of source code must retain the above copyright
12 1.1 reinoud * notice, this list of conditions and the following disclaimer.
13 1.1 reinoud * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 reinoud * notice, this list of conditions and the following disclaimer in the
15 1.1 reinoud * documentation and/or other materials provided with the distribution.
16 1.1 reinoud * 3. All advertising materials mentioning features or use of this software
17 1.1 reinoud * must display the following acknowledgement:
18 1.1 reinoud * This product includes software developed by Causality Limited.
19 1.1 reinoud * 4. The name of Causality Limited may not be used to endorse or promote
20 1.1 reinoud * products derived from this software without specific prior written
21 1.1 reinoud * permission.
22 1.1 reinoud *
23 1.1 reinoud * THIS SOFTWARE IS PROVIDED BY CAUSALITY LIMITED ``AS IS'' AND ANY EXPRESS
24 1.1 reinoud * OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
25 1.1 reinoud * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
26 1.1 reinoud * DISCLAIMED. IN NO EVENT SHALL CAUSALITY LIMITED BE LIABLE FOR ANY DIRECT,
27 1.1 reinoud * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
28 1.1 reinoud * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
29 1.1 reinoud * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
30 1.1 reinoud * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
31 1.1 reinoud * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
32 1.1 reinoud * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
33 1.1 reinoud * SUCH DAMAGE.
34 1.1 reinoud *
35 1.1 reinoud * RiscBSD kernel project
36 1.1 reinoud *
37 1.1 reinoud * cpufunc.h
38 1.1 reinoud *
39 1.1 reinoud * Prototypes for cpu, mmu and tlb related functions.
40 1.1 reinoud */
41 1.1 reinoud
42 1.1 reinoud #ifndef _ARM32_CPUFUNC_H_
43 1.1 reinoud #define _ARM32_CPUFUNC_H_
44 1.1 reinoud
45 1.21 thorpej #ifdef _KERNEL
46 1.21 thorpej
47 1.1 reinoud #include <sys/types.h>
48 1.45 matt #include <arm/armreg.h>
49 1.21 thorpej #include <arm/cpuconf.h>
50 1.44 dogcow #include <arm/armreg.h>
51 1.1 reinoud
52 1.1 reinoud struct cpu_functions {
53 1.1 reinoud
54 1.1 reinoud /* CPU functions */
55 1.32 uwe
56 1.39 bjh21 u_int (*cf_id) (void);
57 1.39 bjh21 void (*cf_cpwait) (void);
58 1.1 reinoud
59 1.1 reinoud /* MMU functions */
60 1.1 reinoud
61 1.39 bjh21 u_int (*cf_control) (u_int, u_int);
62 1.39 bjh21 void (*cf_domains) (u_int);
63 1.39 bjh21 void (*cf_setttb) (u_int);
64 1.39 bjh21 u_int (*cf_faultstatus) (void);
65 1.39 bjh21 u_int (*cf_faultaddress) (void);
66 1.1 reinoud
67 1.1 reinoud /* TLB functions */
68 1.1 reinoud
69 1.39 bjh21 void (*cf_tlb_flushID) (void);
70 1.39 bjh21 void (*cf_tlb_flushID_SE) (u_int);
71 1.39 bjh21 void (*cf_tlb_flushI) (void);
72 1.39 bjh21 void (*cf_tlb_flushI_SE) (u_int);
73 1.39 bjh21 void (*cf_tlb_flushD) (void);
74 1.39 bjh21 void (*cf_tlb_flushD_SE) (u_int);
75 1.1 reinoud
76 1.17 thorpej /*
77 1.17 thorpej * Cache operations:
78 1.17 thorpej *
79 1.17 thorpej * We define the following primitives:
80 1.17 thorpej *
81 1.17 thorpej * icache_sync_all Synchronize I-cache
82 1.17 thorpej * icache_sync_range Synchronize I-cache range
83 1.17 thorpej *
84 1.17 thorpej * dcache_wbinv_all Write-back and Invalidate D-cache
85 1.17 thorpej * dcache_wbinv_range Write-back and Invalidate D-cache range
86 1.17 thorpej * dcache_inv_range Invalidate D-cache range
87 1.17 thorpej * dcache_wb_range Write-back D-cache range
88 1.17 thorpej *
89 1.17 thorpej * idcache_wbinv_all Write-back and Invalidate D-cache,
90 1.17 thorpej * Invalidate I-cache
91 1.17 thorpej * idcache_wbinv_range Write-back and Invalidate D-cache,
92 1.17 thorpej * Invalidate I-cache range
93 1.17 thorpej *
94 1.17 thorpej * Note that the ARM term for "write-back" is "clean". We use
95 1.17 thorpej * the term "write-back" since it's a more common way to describe
96 1.17 thorpej * the operation.
97 1.17 thorpej *
98 1.17 thorpej * There are some rules that must be followed:
99 1.17 thorpej *
100 1.17 thorpej * I-cache Synch (all or range):
101 1.17 thorpej * The goal is to synchronize the instruction stream,
102 1.17 thorpej * so you may beed to write-back dirty D-cache blocks
103 1.17 thorpej * first. If a range is requested, and you can't
104 1.17 thorpej * synchronize just a range, you have to hit the whole
105 1.17 thorpej * thing.
106 1.17 thorpej *
107 1.17 thorpej * D-cache Write-Back and Invalidate range:
108 1.17 thorpej * If you can't WB-Inv a range, you must WB-Inv the
109 1.17 thorpej * entire D-cache.
110 1.17 thorpej *
111 1.17 thorpej * D-cache Invalidate:
112 1.17 thorpej * If you can't Inv the D-cache, you must Write-Back
113 1.17 thorpej * and Invalidate. Code that uses this operation
114 1.17 thorpej * MUST NOT assume that the D-cache will not be written
115 1.17 thorpej * back to memory.
116 1.17 thorpej *
117 1.17 thorpej * D-cache Write-Back:
118 1.17 thorpej * If you can't Write-back without doing an Inv,
119 1.17 thorpej * that's fine. Then treat this as a WB-Inv.
120 1.17 thorpej * Skipping the invalidate is merely an optimization.
121 1.17 thorpej *
122 1.17 thorpej * All operations:
123 1.17 thorpej * Valid virtual addresses must be passed to each
124 1.17 thorpej * cache operation.
125 1.17 thorpej */
126 1.39 bjh21 void (*cf_icache_sync_all) (void);
127 1.39 bjh21 void (*cf_icache_sync_range) (vaddr_t, vsize_t);
128 1.17 thorpej
129 1.39 bjh21 void (*cf_dcache_wbinv_all) (void);
130 1.39 bjh21 void (*cf_dcache_wbinv_range)(vaddr_t, vsize_t);
131 1.39 bjh21 void (*cf_dcache_inv_range) (vaddr_t, vsize_t);
132 1.39 bjh21 void (*cf_dcache_wb_range) (vaddr_t, vsize_t);
133 1.1 reinoud
134 1.39 bjh21 void (*cf_idcache_wbinv_all) (void);
135 1.39 bjh21 void (*cf_idcache_wbinv_range)(vaddr_t, vsize_t);
136 1.1 reinoud
137 1.1 reinoud /* Other functions */
138 1.1 reinoud
139 1.39 bjh21 void (*cf_flush_prefetchbuf) (void);
140 1.39 bjh21 void (*cf_drain_writebuf) (void);
141 1.39 bjh21 void (*cf_flush_brnchtgt_C) (void);
142 1.39 bjh21 void (*cf_flush_brnchtgt_E) (u_int);
143 1.1 reinoud
144 1.39 bjh21 void (*cf_sleep) (int mode);
145 1.1 reinoud
146 1.1 reinoud /* Soft functions */
147 1.1 reinoud
148 1.39 bjh21 int (*cf_dataabt_fixup) (void *);
149 1.39 bjh21 int (*cf_prefetchabt_fixup) (void *);
150 1.1 reinoud
151 1.41 scw void (*cf_context_switch) (u_int);
152 1.1 reinoud
153 1.39 bjh21 void (*cf_setup) (char *);
154 1.1 reinoud };
155 1.1 reinoud
156 1.1 reinoud extern struct cpu_functions cpufuncs;
157 1.1 reinoud extern u_int cputype;
158 1.1 reinoud
159 1.1 reinoud #define cpu_id() cpufuncs.cf_id()
160 1.1 reinoud
161 1.1 reinoud #define cpu_control(c, e) cpufuncs.cf_control(c, e)
162 1.1 reinoud #define cpu_domains(d) cpufuncs.cf_domains(d)
163 1.1 reinoud #define cpu_setttb(t) cpufuncs.cf_setttb(t)
164 1.1 reinoud #define cpu_faultstatus() cpufuncs.cf_faultstatus()
165 1.1 reinoud #define cpu_faultaddress() cpufuncs.cf_faultaddress()
166 1.1 reinoud
167 1.1 reinoud #define cpu_tlb_flushID() cpufuncs.cf_tlb_flushID()
168 1.1 reinoud #define cpu_tlb_flushID_SE(e) cpufuncs.cf_tlb_flushID_SE(e)
169 1.1 reinoud #define cpu_tlb_flushI() cpufuncs.cf_tlb_flushI()
170 1.1 reinoud #define cpu_tlb_flushI_SE(e) cpufuncs.cf_tlb_flushI_SE(e)
171 1.1 reinoud #define cpu_tlb_flushD() cpufuncs.cf_tlb_flushD()
172 1.1 reinoud #define cpu_tlb_flushD_SE(e) cpufuncs.cf_tlb_flushD_SE(e)
173 1.1 reinoud
174 1.17 thorpej #define cpu_icache_sync_all() cpufuncs.cf_icache_sync_all()
175 1.17 thorpej #define cpu_icache_sync_range(a, s) cpufuncs.cf_icache_sync_range((a), (s))
176 1.17 thorpej
177 1.17 thorpej #define cpu_dcache_wbinv_all() cpufuncs.cf_dcache_wbinv_all()
178 1.17 thorpej #define cpu_dcache_wbinv_range(a, s) cpufuncs.cf_dcache_wbinv_range((a), (s))
179 1.17 thorpej #define cpu_dcache_inv_range(a, s) cpufuncs.cf_dcache_inv_range((a), (s))
180 1.17 thorpej #define cpu_dcache_wb_range(a, s) cpufuncs.cf_dcache_wb_range((a), (s))
181 1.17 thorpej
182 1.17 thorpej #define cpu_idcache_wbinv_all() cpufuncs.cf_idcache_wbinv_all()
183 1.17 thorpej #define cpu_idcache_wbinv_range(a, s) cpufuncs.cf_idcache_wbinv_range((a), (s))
184 1.1 reinoud
185 1.1 reinoud #define cpu_flush_prefetchbuf() cpufuncs.cf_flush_prefetchbuf()
186 1.1 reinoud #define cpu_drain_writebuf() cpufuncs.cf_drain_writebuf()
187 1.1 reinoud #define cpu_flush_brnchtgt_C() cpufuncs.cf_flush_brnchtgt_C()
188 1.1 reinoud #define cpu_flush_brnchtgt_E(e) cpufuncs.cf_flush_brnchtgt_E(e)
189 1.1 reinoud
190 1.1 reinoud #define cpu_sleep(m) cpufuncs.cf_sleep(m)
191 1.1 reinoud
192 1.1 reinoud #define cpu_dataabt_fixup(a) cpufuncs.cf_dataabt_fixup(a)
193 1.1 reinoud #define cpu_prefetchabt_fixup(a) cpufuncs.cf_prefetchabt_fixup(a)
194 1.7 wiz #define ABORT_FIXUP_OK 0 /* fixup succeeded */
195 1.1 reinoud #define ABORT_FIXUP_FAILED 1 /* fixup failed */
196 1.1 reinoud #define ABORT_FIXUP_RETURN 2 /* abort handler should return */
197 1.1 reinoud
198 1.41 scw #define cpu_context_switch(a) cpufuncs.cf_context_switch(a)
199 1.1 reinoud #define cpu_setup(a) cpufuncs.cf_setup(a)
200 1.1 reinoud
201 1.39 bjh21 int set_cpufuncs (void);
202 1.40 bjh21 int set_cpufuncs_id (u_int);
203 1.1 reinoud #define ARCHITECTURE_NOT_PRESENT 1 /* known but not configured */
204 1.1 reinoud #define ARCHITECTURE_NOT_SUPPORTED 2 /* not known */
205 1.1 reinoud
206 1.39 bjh21 void cpufunc_nullop (void);
207 1.39 bjh21 int cpufunc_null_fixup (void *);
208 1.39 bjh21 int early_abort_fixup (void *);
209 1.39 bjh21 int late_abort_fixup (void *);
210 1.39 bjh21 u_int cpufunc_id (void);
211 1.39 bjh21 u_int cpufunc_control (u_int, u_int);
212 1.39 bjh21 void cpufunc_domains (u_int);
213 1.39 bjh21 u_int cpufunc_faultstatus (void);
214 1.39 bjh21 u_int cpufunc_faultaddress (void);
215 1.3 bjh21
216 1.40 bjh21 #ifdef CPU_ARM2
217 1.40 bjh21 u_int arm2_id (void);
218 1.40 bjh21 #endif /* CPU_ARM2 */
219 1.40 bjh21
220 1.40 bjh21 #ifdef CPU_ARM250
221 1.40 bjh21 u_int arm250_id (void);
222 1.40 bjh21 #endif
223 1.40 bjh21
224 1.3 bjh21 #ifdef CPU_ARM3
225 1.39 bjh21 u_int arm3_control (u_int, u_int);
226 1.39 bjh21 void arm3_cache_flush (void);
227 1.3 bjh21 #endif /* CPU_ARM3 */
228 1.1 reinoud
229 1.1 reinoud #if defined(CPU_ARM6) || defined(CPU_ARM7)
230 1.39 bjh21 void arm67_setttb (u_int);
231 1.39 bjh21 void arm67_tlb_flush (void);
232 1.39 bjh21 void arm67_tlb_purge (u_int);
233 1.39 bjh21 void arm67_cache_flush (void);
234 1.41 scw void arm67_context_switch (u_int);
235 1.1 reinoud #endif /* CPU_ARM6 || CPU_ARM7 */
236 1.1 reinoud
237 1.1 reinoud #ifdef CPU_ARM6
238 1.39 bjh21 void arm6_setup (char *);
239 1.1 reinoud #endif /* CPU_ARM6 */
240 1.1 reinoud
241 1.1 reinoud #ifdef CPU_ARM7
242 1.39 bjh21 void arm7_setup (char *);
243 1.1 reinoud #endif /* CPU_ARM7 */
244 1.5 chris
245 1.5 chris #ifdef CPU_ARM7TDMI
246 1.39 bjh21 int arm7_dataabt_fixup (void *);
247 1.39 bjh21 void arm7tdmi_setup (char *);
248 1.39 bjh21 void arm7tdmi_setttb (u_int);
249 1.39 bjh21 void arm7tdmi_tlb_flushID (void);
250 1.39 bjh21 void arm7tdmi_tlb_flushID_SE (u_int);
251 1.39 bjh21 void arm7tdmi_cache_flushID (void);
252 1.41 scw void arm7tdmi_context_switch (u_int);
253 1.5 chris #endif /* CPU_ARM7TDMI */
254 1.1 reinoud
255 1.1 reinoud #ifdef CPU_ARM8
256 1.39 bjh21 void arm8_setttb (u_int);
257 1.39 bjh21 void arm8_tlb_flushID (void);
258 1.39 bjh21 void arm8_tlb_flushID_SE (u_int);
259 1.39 bjh21 void arm8_cache_flushID (void);
260 1.39 bjh21 void arm8_cache_flushID_E (u_int);
261 1.39 bjh21 void arm8_cache_cleanID (void);
262 1.39 bjh21 void arm8_cache_cleanID_E (u_int);
263 1.39 bjh21 void arm8_cache_purgeID (void);
264 1.39 bjh21 void arm8_cache_purgeID_E (u_int entry);
265 1.39 bjh21
266 1.39 bjh21 void arm8_cache_syncI (void);
267 1.39 bjh21 void arm8_cache_cleanID_rng (vaddr_t, vsize_t);
268 1.39 bjh21 void arm8_cache_cleanD_rng (vaddr_t, vsize_t);
269 1.39 bjh21 void arm8_cache_purgeID_rng (vaddr_t, vsize_t);
270 1.39 bjh21 void arm8_cache_purgeD_rng (vaddr_t, vsize_t);
271 1.39 bjh21 void arm8_cache_syncI_rng (vaddr_t, vsize_t);
272 1.1 reinoud
273 1.41 scw void arm8_context_switch (u_int);
274 1.1 reinoud
275 1.39 bjh21 void arm8_setup (char *);
276 1.1 reinoud
277 1.39 bjh21 u_int arm8_clock_config (u_int, u_int);
278 1.1 reinoud #endif
279 1.1 reinoud
280 1.46 matt #ifdef CPU_FA526
281 1.46 matt void fa526_setup (char *);
282 1.46 matt void fa526_setttb (u_int);
283 1.46 matt void fa526_context_switch (u_int);
284 1.46 matt void fa526_cpu_sleep (int);
285 1.46 matt void fa526_tlb_flushI_SE (u_int);
286 1.46 matt void fa526_tlb_flushID_SE (u_int);
287 1.47 matt void fa526_flush_prefetchbuf (void);
288 1.46 matt void fa526_flush_brnchtgt_E (u_int);
289 1.46 matt
290 1.46 matt void fa526_icache_sync_all (void);
291 1.46 matt void fa526_icache_sync_range(vaddr_t, vsize_t);
292 1.46 matt void fa526_dcache_wbinv_all (void);
293 1.46 matt void fa526_dcache_wbinv_range(vaddr_t, vsize_t);
294 1.46 matt void fa526_dcache_inv_range (vaddr_t, vsize_t);
295 1.46 matt void fa526_dcache_wb_range (vaddr_t, vsize_t);
296 1.46 matt void fa526_idcache_wbinv_all(void);
297 1.46 matt void fa526_idcache_wbinv_range(vaddr_t, vsize_t);
298 1.46 matt #endif
299 1.46 matt
300 1.23 rjs #ifdef CPU_SA110
301 1.39 bjh21 void sa110_setup (char *);
302 1.41 scw void sa110_context_switch (u_int);
303 1.23 rjs #endif /* CPU_SA110 */
304 1.23 rjs
305 1.23 rjs #if defined(CPU_SA1100) || defined(CPU_SA1110)
306 1.39 bjh21 void sa11x0_drain_readbuf (void);
307 1.23 rjs
308 1.41 scw void sa11x0_context_switch (u_int);
309 1.39 bjh21 void sa11x0_cpu_sleep (int);
310 1.32 uwe
311 1.39 bjh21 void sa11x0_setup (char *);
312 1.23 rjs #endif
313 1.23 rjs
314 1.23 rjs #if defined(CPU_SA110) || defined(CPU_SA1100) || defined(CPU_SA1110)
315 1.39 bjh21 void sa1_setttb (u_int);
316 1.23 rjs
317 1.39 bjh21 void sa1_tlb_flushID_SE (u_int);
318 1.23 rjs
319 1.39 bjh21 void sa1_cache_flushID (void);
320 1.39 bjh21 void sa1_cache_flushI (void);
321 1.39 bjh21 void sa1_cache_flushD (void);
322 1.39 bjh21 void sa1_cache_flushD_SE (u_int);
323 1.39 bjh21
324 1.39 bjh21 void sa1_cache_cleanID (void);
325 1.39 bjh21 void sa1_cache_cleanD (void);
326 1.39 bjh21 void sa1_cache_cleanD_E (u_int);
327 1.39 bjh21
328 1.39 bjh21 void sa1_cache_purgeID (void);
329 1.39 bjh21 void sa1_cache_purgeID_E (u_int);
330 1.39 bjh21 void sa1_cache_purgeD (void);
331 1.39 bjh21 void sa1_cache_purgeD_E (u_int);
332 1.39 bjh21
333 1.39 bjh21 void sa1_cache_syncI (void);
334 1.39 bjh21 void sa1_cache_cleanID_rng (vaddr_t, vsize_t);
335 1.39 bjh21 void sa1_cache_cleanD_rng (vaddr_t, vsize_t);
336 1.39 bjh21 void sa1_cache_purgeID_rng (vaddr_t, vsize_t);
337 1.39 bjh21 void sa1_cache_purgeD_rng (vaddr_t, vsize_t);
338 1.39 bjh21 void sa1_cache_syncI_rng (vaddr_t, vsize_t);
339 1.23 rjs
340 1.23 rjs #endif
341 1.23 rjs
342 1.10 rearnsha #ifdef CPU_ARM9
343 1.39 bjh21 void arm9_setttb (u_int);
344 1.10 rearnsha
345 1.39 bjh21 void arm9_tlb_flushID_SE (u_int);
346 1.10 rearnsha
347 1.39 bjh21 void arm9_icache_sync_all (void);
348 1.39 bjh21 void arm9_icache_sync_range (vaddr_t, vsize_t);
349 1.30 rearnsha
350 1.39 bjh21 void arm9_dcache_wbinv_all (void);
351 1.39 bjh21 void arm9_dcache_wbinv_range (vaddr_t, vsize_t);
352 1.39 bjh21 void arm9_dcache_inv_range (vaddr_t, vsize_t);
353 1.39 bjh21 void arm9_dcache_wb_range (vaddr_t, vsize_t);
354 1.30 rearnsha
355 1.39 bjh21 void arm9_idcache_wbinv_all (void);
356 1.39 bjh21 void arm9_idcache_wbinv_range (vaddr_t, vsize_t);
357 1.10 rearnsha
358 1.41 scw void arm9_context_switch (u_int);
359 1.10 rearnsha
360 1.39 bjh21 void arm9_setup (char *);
361 1.30 rearnsha
362 1.30 rearnsha extern unsigned arm9_dcache_sets_max;
363 1.30 rearnsha extern unsigned arm9_dcache_sets_inc;
364 1.30 rearnsha extern unsigned arm9_dcache_index_max;
365 1.30 rearnsha extern unsigned arm9_dcache_index_inc;
366 1.10 rearnsha #endif
367 1.10 rearnsha
368 1.52 kiyohara #if defined(CPU_ARM9E) || defined(CPU_ARM10) || defined(CPU_SHEEVA)
369 1.39 bjh21 void arm10_tlb_flushID_SE (u_int);
370 1.39 bjh21 void arm10_tlb_flushI_SE (u_int);
371 1.29 rearnsha
372 1.41 scw void arm10_context_switch (u_int);
373 1.33 rearnsha
374 1.39 bjh21 void arm10_setup (char *);
375 1.33 rearnsha #endif
376 1.29 rearnsha
377 1.52 kiyohara #if defined(CPU_ARM9E) || defined (CPU_ARM10) || defined(CPU_SHEEVA)
378 1.39 bjh21 void armv5_ec_setttb (u_int);
379 1.38 christos
380 1.39 bjh21 void armv5_ec_icache_sync_all (void);
381 1.39 bjh21 void armv5_ec_icache_sync_range (vaddr_t, vsize_t);
382 1.38 christos
383 1.39 bjh21 void armv5_ec_dcache_wbinv_all (void);
384 1.39 bjh21 void armv5_ec_dcache_wbinv_range (vaddr_t, vsize_t);
385 1.39 bjh21 void armv5_ec_dcache_inv_range (vaddr_t, vsize_t);
386 1.39 bjh21 void armv5_ec_dcache_wb_range (vaddr_t, vsize_t);
387 1.38 christos
388 1.39 bjh21 void armv5_ec_idcache_wbinv_all (void);
389 1.39 bjh21 void armv5_ec_idcache_wbinv_range (vaddr_t, vsize_t);
390 1.38 christos #endif
391 1.38 christos
392 1.45 matt #if defined (CPU_ARM10)
393 1.39 bjh21 void armv5_setttb (u_int);
394 1.38 christos
395 1.39 bjh21 void armv5_icache_sync_all (void);
396 1.39 bjh21 void armv5_icache_sync_range (vaddr_t, vsize_t);
397 1.33 rearnsha
398 1.39 bjh21 void armv5_dcache_wbinv_all (void);
399 1.39 bjh21 void armv5_dcache_wbinv_range (vaddr_t, vsize_t);
400 1.39 bjh21 void armv5_dcache_inv_range (vaddr_t, vsize_t);
401 1.39 bjh21 void armv5_dcache_wb_range (vaddr_t, vsize_t);
402 1.33 rearnsha
403 1.39 bjh21 void armv5_idcache_wbinv_all (void);
404 1.39 bjh21 void armv5_idcache_wbinv_range (vaddr_t, vsize_t);
405 1.33 rearnsha
406 1.33 rearnsha extern unsigned armv5_dcache_sets_max;
407 1.33 rearnsha extern unsigned armv5_dcache_sets_inc;
408 1.33 rearnsha extern unsigned armv5_dcache_index_max;
409 1.33 rearnsha extern unsigned armv5_dcache_index_inc;
410 1.29 rearnsha #endif
411 1.29 rearnsha
412 1.51 matt #if defined(CPU_ARM11) || defined(CPU_CORTEX)
413 1.45 matt void arm11_setttb (u_int);
414 1.45 matt
415 1.45 matt void arm11_tlb_flushID_SE (u_int);
416 1.45 matt void arm11_tlb_flushI_SE (u_int);
417 1.45 matt
418 1.45 matt void arm11_context_switch (u_int);
419 1.45 matt
420 1.45 matt void arm11_cpu_sleep (int);
421 1.45 matt void arm11_setup (char *string);
422 1.45 matt void arm11_tlb_flushID (void);
423 1.45 matt void arm11_tlb_flushI (void);
424 1.45 matt void arm11_tlb_flushD (void);
425 1.45 matt void arm11_tlb_flushD_SE (u_int va);
426 1.45 matt
427 1.45 matt void armv11_dcache_wbinv_all (void);
428 1.45 matt void armv11_idcache_wbinv_all(void);
429 1.45 matt
430 1.45 matt void arm11_drain_writebuf (void);
431 1.45 matt void arm11_sleep (int);
432 1.45 matt
433 1.45 matt void armv6_setttb (u_int);
434 1.45 matt
435 1.45 matt void armv6_icache_sync_all (void);
436 1.45 matt void armv6_icache_sync_range (vaddr_t, vsize_t);
437 1.45 matt
438 1.45 matt void armv6_dcache_wbinv_all (void);
439 1.45 matt void armv6_dcache_wbinv_range (vaddr_t, vsize_t);
440 1.45 matt void armv6_dcache_inv_range (vaddr_t, vsize_t);
441 1.45 matt void armv6_dcache_wb_range (vaddr_t, vsize_t);
442 1.45 matt
443 1.45 matt void armv6_idcache_wbinv_all (void);
444 1.45 matt void armv6_idcache_wbinv_range (vaddr_t, vsize_t);
445 1.45 matt #endif
446 1.45 matt
447 1.51 matt #if defined(CPU_CORTEX)
448 1.50 jmcneill void armv7_setttb(u_int);
449 1.50 jmcneill
450 1.50 jmcneill void armv7_icache_sync_range(vaddr_t, vsize_t);
451 1.50 jmcneill void armv7_dcache_wb_range(vaddr_t, vsize_t);
452 1.50 jmcneill void armv7_dcache_wbinv_range(vaddr_t, vsize_t);
453 1.50 jmcneill void armv7_dcache_inv_range(vaddr_t, vsize_t);
454 1.50 jmcneill void armv7_idcache_wbinv_range(vaddr_t, vsize_t);
455 1.50 jmcneill
456 1.50 jmcneill void armv7_dcache_wbinv_all (void);
457 1.50 jmcneill void armv7_idcache_wbinv_all(void);
458 1.50 jmcneill void armv7_icache_sync_all(void);
459 1.50 jmcneill void armv7_cpu_sleep(int);
460 1.50 jmcneill void armv7_context_switch(u_int);
461 1.50 jmcneill void armv7_tlb_flushID_SE(u_int);
462 1.50 jmcneill void armv7_setup (char *string);
463 1.50 jmcneill #endif
464 1.50 jmcneill
465 1.50 jmcneill
466 1.45 matt #if defined(CPU_ARM1136)
467 1.45 matt void arm1136_setttb (u_int);
468 1.45 matt void arm1136_idcache_wbinv_all (void);
469 1.45 matt void arm1136_dcache_wbinv_all (void);
470 1.45 matt void arm1136_icache_sync_all (void);
471 1.45 matt void arm1136_flush_prefetchbuf (void);
472 1.45 matt void arm1136_icache_sync_range (vaddr_t, vsize_t);
473 1.45 matt void arm1136_idcache_wbinv_range (vaddr_t, vsize_t);
474 1.45 matt void arm1136_setup (char *string);
475 1.45 matt void arm1136_sleep_rev0 (int); /* for errata 336501 */
476 1.45 matt #endif
477 1.45 matt
478 1.45 matt
479 1.38 christos #if defined(CPU_ARM9) || defined(CPU_ARM9E) || defined(CPU_ARM10) || \
480 1.38 christos defined(CPU_SA110) || defined(CPU_SA1100) || defined(CPU_SA1110) || \
481 1.46 matt defined(CPU_FA526) || \
482 1.29 rearnsha defined(CPU_XSCALE_80200) || defined(CPU_XSCALE_80321) || \
483 1.51 matt defined(__CPU_XSCALE_PXA2XX) || defined(CPU_XSCALE_IXP425) || \
484 1.52 kiyohara defined(CPU_CORTEX) || defined(CPU_SHEEVA)
485 1.23 rjs
486 1.39 bjh21 void armv4_tlb_flushID (void);
487 1.39 bjh21 void armv4_tlb_flushI (void);
488 1.39 bjh21 void armv4_tlb_flushD (void);
489 1.39 bjh21 void armv4_tlb_flushD_SE (u_int);
490 1.10 rearnsha
491 1.39 bjh21 void armv4_drain_writebuf (void);
492 1.24 ichiro #endif
493 1.24 ichiro
494 1.24 ichiro #if defined(CPU_IXP12X0)
495 1.39 bjh21 void ixp12x0_drain_readbuf (void);
496 1.41 scw void ixp12x0_context_switch (u_int);
497 1.39 bjh21 void ixp12x0_setup (char *);
498 1.10 rearnsha #endif
499 1.1 reinoud
500 1.22 thorpej #if defined(CPU_XSCALE_80200) || defined(CPU_XSCALE_80321) || \
501 1.50 jmcneill defined(__CPU_XSCALE_PXA2XX) || defined(CPU_XSCALE_IXP425) || \
502 1.51 matt defined(CPU_CORTEX)
503 1.43 chris
504 1.39 bjh21 void xscale_cpwait (void);
505 1.43 chris #define cpu_cpwait() cpufuncs.cf_cpwait()
506 1.16 briggs
507 1.39 bjh21 void xscale_cpu_sleep (int);
508 1.12 thorpej
509 1.39 bjh21 u_int xscale_control (u_int, u_int);
510 1.11 thorpej
511 1.39 bjh21 void xscale_setttb (u_int);
512 1.10 rearnsha
513 1.39 bjh21 void xscale_tlb_flushID_SE (u_int);
514 1.8 matt
515 1.39 bjh21 void xscale_cache_flushID (void);
516 1.39 bjh21 void xscale_cache_flushI (void);
517 1.39 bjh21 void xscale_cache_flushD (void);
518 1.39 bjh21 void xscale_cache_flushD_SE (u_int);
519 1.8 matt
520 1.39 bjh21 void xscale_cache_cleanID (void);
521 1.39 bjh21 void xscale_cache_cleanD (void);
522 1.39 bjh21 void xscale_cache_cleanD_E (u_int);
523 1.20 thorpej
524 1.39 bjh21 void xscale_cache_clean_minidata (void);
525 1.8 matt
526 1.39 bjh21 void xscale_cache_purgeID (void);
527 1.39 bjh21 void xscale_cache_purgeID_E (u_int);
528 1.39 bjh21 void xscale_cache_purgeD (void);
529 1.39 bjh21 void xscale_cache_purgeD_E (u_int);
530 1.8 matt
531 1.39 bjh21 void xscale_cache_syncI (void);
532 1.39 bjh21 void xscale_cache_cleanID_rng (vaddr_t, vsize_t);
533 1.39 bjh21 void xscale_cache_cleanD_rng (vaddr_t, vsize_t);
534 1.39 bjh21 void xscale_cache_purgeID_rng (vaddr_t, vsize_t);
535 1.39 bjh21 void xscale_cache_purgeD_rng (vaddr_t, vsize_t);
536 1.39 bjh21 void xscale_cache_syncI_rng (vaddr_t, vsize_t);
537 1.39 bjh21 void xscale_cache_flushD_rng (vaddr_t, vsize_t);
538 1.8 matt
539 1.41 scw void xscale_context_switch (u_int);
540 1.8 matt
541 1.39 bjh21 void xscale_setup (char *);
542 1.51 matt #endif /* CPU_XSCALE_80200 || CPU_XSCALE_80321 || __CPU_XSCALE_PXA2XX || CPU_XSCALE_IXP425 || CPU_CORTEX */
543 1.8 matt
544 1.52 kiyohara #if defined(CPU_SHEEVA)
545 1.52 kiyohara void sheeva_dcache_wbinv_range (vaddr_t, vsize_t);
546 1.52 kiyohara void sheeva_dcache_inv_range (vaddr_t, vsize_t);
547 1.52 kiyohara void sheeva_dcache_wb_range (vaddr_t, vsize_t);
548 1.52 kiyohara void sheeva_idcache_wbinv_range (vaddr_t, vsize_t);
549 1.52 kiyohara void sheeva_setup(char *);
550 1.52 kiyohara #endif
551 1.52 kiyohara
552 1.1 reinoud #define tlb_flush cpu_tlb_flushID
553 1.1 reinoud #define setttb cpu_setttb
554 1.1 reinoud #define drain_writebuf cpu_drain_writebuf
555 1.1 reinoud
556 1.43 chris #ifndef cpu_cpwait
557 1.43 chris #define cpu_cpwait()
558 1.43 chris #endif
559 1.43 chris
560 1.1 reinoud /*
561 1.1 reinoud * Macros for manipulating CPU interrupts
562 1.1 reinoud */
563 1.15 thorpej #ifdef __PROG32
564 1.43 chris static __inline u_int32_t __set_cpsr_c(uint32_t bic, uint32_t eor) __attribute__((__unused__));
565 1.43 chris static __inline u_int32_t disable_interrupts(uint32_t mask) __attribute__((__unused__));
566 1.43 chris static __inline u_int32_t enable_interrupts(uint32_t mask) __attribute__((__unused__));
567 1.25 briggs
568 1.43 chris static __inline uint32_t
569 1.43 chris __set_cpsr_c(uint32_t bic, uint32_t eor)
570 1.25 briggs {
571 1.43 chris uint32_t tmp, ret;
572 1.25 briggs
573 1.36 perry __asm volatile(
574 1.25 briggs "mrs %0, cpsr\n" /* Get the CPSR */
575 1.25 briggs "bic %1, %0, %2\n" /* Clear bits */
576 1.25 briggs "eor %1, %1, %3\n" /* XOR bits */
577 1.25 briggs "msr cpsr_c, %1\n" /* Set the control field of CPSR */
578 1.25 briggs : "=&r" (ret), "=&r" (tmp)
579 1.31 rearnsha : "r" (bic), "r" (eor) : "memory");
580 1.25 briggs
581 1.25 briggs return ret;
582 1.25 briggs }
583 1.25 briggs
584 1.43 chris static __inline uint32_t
585 1.43 chris disable_interrupts(uint32_t mask)
586 1.43 chris {
587 1.43 chris uint32_t tmp, ret;
588 1.43 chris mask &= (I32_bit | F32_bit);
589 1.43 chris
590 1.43 chris __asm volatile(
591 1.43 chris "mrs %0, cpsr\n" /* Get the CPSR */
592 1.43 chris "orr %1, %0, %2\n" /* set bits */
593 1.43 chris "msr cpsr_c, %1\n" /* Set the control field of CPSR */
594 1.43 chris : "=&r" (ret), "=&r" (tmp)
595 1.43 chris : "r" (mask)
596 1.43 chris : "memory");
597 1.43 chris
598 1.43 chris return ret;
599 1.43 chris }
600 1.43 chris
601 1.43 chris static __inline uint32_t
602 1.43 chris enable_interrupts(uint32_t mask)
603 1.43 chris {
604 1.43 chris uint32_t ret, tmp;
605 1.43 chris mask &= (I32_bit | F32_bit);
606 1.43 chris
607 1.43 chris __asm volatile(
608 1.43 chris "mrs %0, cpsr\n" /* Get the CPSR */
609 1.43 chris "bic %1, %0, %2\n" /* Clear bits */
610 1.43 chris "msr cpsr_c, %1\n" /* Set the control field of CPSR */
611 1.43 chris : "=&r" (ret), "=&r" (tmp)
612 1.43 chris : "r" (mask)
613 1.43 chris : "memory");
614 1.1 reinoud
615 1.43 chris return ret;
616 1.43 chris }
617 1.1 reinoud
618 1.15 thorpej #define restore_interrupts(old_cpsr) \
619 1.25 briggs (__set_cpsr_c((I32_bit | F32_bit), (old_cpsr) & (I32_bit | F32_bit)))
620 1.45 matt
621 1.45 matt static inline void cpsie(register_t psw) __attribute__((__unused__));
622 1.45 matt static inline register_t cpsid(register_t psw) __attribute__((__unused__));
623 1.45 matt
624 1.45 matt static inline void
625 1.45 matt cpsie(register_t psw)
626 1.45 matt {
627 1.49 matt #ifdef _ARM_ARCH_6
628 1.45 matt if (!__builtin_constant_p(psw)) {
629 1.45 matt enable_interrupts(psw);
630 1.45 matt return;
631 1.45 matt }
632 1.45 matt switch (psw & (I32_bit|F32_bit)) {
633 1.45 matt case I32_bit: __asm("cpsie\ti"); break;
634 1.45 matt case F32_bit: __asm("cpsie\tf"); break;
635 1.45 matt case I32_bit|F32_bit: __asm("cpsie\tif"); break;
636 1.45 matt }
637 1.48 cliff #else
638 1.48 cliff enable_interrupts(psw);
639 1.48 cliff #endif
640 1.45 matt }
641 1.45 matt
642 1.45 matt static inline register_t
643 1.45 matt cpsid(register_t psw)
644 1.45 matt {
645 1.49 matt #ifdef _ARM_ARCH_6
646 1.45 matt register_t oldpsw;
647 1.45 matt if (!__builtin_constant_p(psw))
648 1.45 matt return disable_interrupts(psw);
649 1.45 matt
650 1.45 matt __asm("mrs %0, cpsr" : "=r"(oldpsw));
651 1.45 matt switch (psw & (I32_bit|F32_bit)) {
652 1.45 matt case I32_bit: __asm("cpsid\ti"); break;
653 1.45 matt case F32_bit: __asm("cpsid\tf"); break;
654 1.45 matt case I32_bit|F32_bit: __asm("cpsid\tif"); break;
655 1.45 matt }
656 1.45 matt return oldpsw;
657 1.48 cliff #else
658 1.48 cliff return disable_interrupts(psw);
659 1.48 cliff #endif
660 1.45 matt }
661 1.45 matt
662 1.15 thorpej #else /* ! __PROG32 */
663 1.15 thorpej #define disable_interrupts(mask) \
664 1.15 thorpej (set_r15((mask) & (R15_IRQ_DISABLE | R15_FIQ_DISABLE), \
665 1.15 thorpej (mask) & (R15_IRQ_DISABLE | R15_FIQ_DISABLE)))
666 1.15 thorpej
667 1.15 thorpej #define enable_interrupts(mask) \
668 1.15 thorpej (set_r15((mask) & (R15_IRQ_DISABLE | R15_FIQ_DISABLE), 0))
669 1.15 thorpej
670 1.15 thorpej #define restore_interrupts(old_r15) \
671 1.15 thorpej (set_r15((R15_IRQ_DISABLE | R15_FIQ_DISABLE), \
672 1.15 thorpej (old_r15) & (R15_IRQ_DISABLE | R15_FIQ_DISABLE)))
673 1.15 thorpej #endif /* __PROG32 */
674 1.15 thorpej
675 1.15 thorpej #ifdef __PROG32
676 1.15 thorpej /* Functions to manipulate the CPSR. */
677 1.32 uwe u_int SetCPSR(u_int, u_int);
678 1.15 thorpej u_int GetCPSR(void);
679 1.15 thorpej #else
680 1.15 thorpej /* Functions to manipulate the processor control bits in r15. */
681 1.32 uwe u_int set_r15(u_int, u_int);
682 1.15 thorpej u_int get_r15(void);
683 1.15 thorpej #endif /* __PROG32 */
684 1.1 reinoud
685 1.1 reinoud /*
686 1.1 reinoud * Functions to manipulate cpu r13
687 1.8 matt * (in arm/arm32/setstack.S)
688 1.1 reinoud */
689 1.1 reinoud
690 1.39 bjh21 void set_stackptr (u_int, u_int);
691 1.39 bjh21 u_int get_stackptr (u_int);
692 1.6 bjh21
693 1.6 bjh21 /*
694 1.6 bjh21 * Miscellany
695 1.6 bjh21 */
696 1.6 bjh21
697 1.39 bjh21 int get_pc_str_offset (void);
698 1.1 reinoud
699 1.1 reinoud /*
700 1.1 reinoud * CPU functions from locore.S
701 1.1 reinoud */
702 1.1 reinoud
703 1.39 bjh21 void cpu_reset (void) __attribute__((__noreturn__));
704 1.14 thorpej
705 1.14 thorpej /*
706 1.14 thorpej * Cache info variables.
707 1.14 thorpej */
708 1.14 thorpej
709 1.14 thorpej /* PRIMARY CACHE VARIABLES */
710 1.28 rearnsha extern int arm_picache_size;
711 1.28 rearnsha extern int arm_picache_line_size;
712 1.28 rearnsha extern int arm_picache_ways;
713 1.28 rearnsha
714 1.28 rearnsha extern int arm_pdcache_size; /* and unified */
715 1.28 rearnsha extern int arm_pdcache_line_size;
716 1.32 uwe extern int arm_pdcache_ways;
717 1.45 matt extern int arm_cache_prefer_mask;
718 1.14 thorpej
719 1.28 rearnsha extern int arm_pcache_type;
720 1.28 rearnsha extern int arm_pcache_unified;
721 1.14 thorpej
722 1.28 rearnsha extern int arm_dcache_align;
723 1.28 rearnsha extern int arm_dcache_align_mask;
724 1.1 reinoud
725 1.1 reinoud #endif /* _KERNEL */
726 1.1 reinoud #endif /* _ARM32_CPUFUNC_H_ */
727 1.1 reinoud
728 1.1 reinoud /* End of cpufunc.h */
729