cpufunc.h revision 1.69 1 1.45 matt /* cpufunc.h,v 1.40.22.4 2007/11/08 10:59:33 matt Exp */
2 1.1 reinoud
3 1.1 reinoud /*
4 1.1 reinoud * Copyright (c) 1997 Mark Brinicombe.
5 1.1 reinoud * Copyright (c) 1997 Causality Limited
6 1.1 reinoud * All rights reserved.
7 1.1 reinoud *
8 1.1 reinoud * Redistribution and use in source and binary forms, with or without
9 1.1 reinoud * modification, are permitted provided that the following conditions
10 1.1 reinoud * are met:
11 1.1 reinoud * 1. Redistributions of source code must retain the above copyright
12 1.1 reinoud * notice, this list of conditions and the following disclaimer.
13 1.1 reinoud * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 reinoud * notice, this list of conditions and the following disclaimer in the
15 1.1 reinoud * documentation and/or other materials provided with the distribution.
16 1.1 reinoud * 3. All advertising materials mentioning features or use of this software
17 1.1 reinoud * must display the following acknowledgement:
18 1.1 reinoud * This product includes software developed by Causality Limited.
19 1.1 reinoud * 4. The name of Causality Limited may not be used to endorse or promote
20 1.1 reinoud * products derived from this software without specific prior written
21 1.1 reinoud * permission.
22 1.1 reinoud *
23 1.1 reinoud * THIS SOFTWARE IS PROVIDED BY CAUSALITY LIMITED ``AS IS'' AND ANY EXPRESS
24 1.1 reinoud * OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
25 1.1 reinoud * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
26 1.1 reinoud * DISCLAIMED. IN NO EVENT SHALL CAUSALITY LIMITED BE LIABLE FOR ANY DIRECT,
27 1.1 reinoud * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
28 1.1 reinoud * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
29 1.1 reinoud * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
30 1.1 reinoud * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
31 1.1 reinoud * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
32 1.1 reinoud * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
33 1.1 reinoud * SUCH DAMAGE.
34 1.1 reinoud *
35 1.1 reinoud * RiscBSD kernel project
36 1.1 reinoud *
37 1.1 reinoud * cpufunc.h
38 1.1 reinoud *
39 1.1 reinoud * Prototypes for cpu, mmu and tlb related functions.
40 1.1 reinoud */
41 1.1 reinoud
42 1.65 matt #ifndef _ARM_CPUFUNC_H_
43 1.65 matt #define _ARM_CPUFUNC_H_
44 1.1 reinoud
45 1.21 thorpej #ifdef _KERNEL
46 1.21 thorpej
47 1.1 reinoud #include <sys/types.h>
48 1.45 matt #include <arm/armreg.h>
49 1.21 thorpej #include <arm/cpuconf.h>
50 1.44 dogcow #include <arm/armreg.h>
51 1.1 reinoud
52 1.1 reinoud struct cpu_functions {
53 1.1 reinoud
54 1.1 reinoud /* CPU functions */
55 1.32 uwe
56 1.39 bjh21 u_int (*cf_id) (void);
57 1.39 bjh21 void (*cf_cpwait) (void);
58 1.1 reinoud
59 1.1 reinoud /* MMU functions */
60 1.1 reinoud
61 1.39 bjh21 u_int (*cf_control) (u_int, u_int);
62 1.39 bjh21 void (*cf_domains) (u_int);
63 1.69 matt #if defined(ARM_MMU_EXTENDED)
64 1.69 matt void (*cf_setttb) (u_int, tlb_asid_t);
65 1.69 matt #else
66 1.60 matt void (*cf_setttb) (u_int, bool);
67 1.69 matt #endif
68 1.39 bjh21 u_int (*cf_faultstatus) (void);
69 1.39 bjh21 u_int (*cf_faultaddress) (void);
70 1.1 reinoud
71 1.1 reinoud /* TLB functions */
72 1.1 reinoud
73 1.39 bjh21 void (*cf_tlb_flushID) (void);
74 1.66 matt void (*cf_tlb_flushID_SE) (vaddr_t);
75 1.39 bjh21 void (*cf_tlb_flushI) (void);
76 1.66 matt void (*cf_tlb_flushI_SE) (vaddr_t);
77 1.39 bjh21 void (*cf_tlb_flushD) (void);
78 1.66 matt void (*cf_tlb_flushD_SE) (vaddr_t);
79 1.1 reinoud
80 1.17 thorpej /*
81 1.17 thorpej * Cache operations:
82 1.17 thorpej *
83 1.17 thorpej * We define the following primitives:
84 1.17 thorpej *
85 1.17 thorpej * icache_sync_all Synchronize I-cache
86 1.17 thorpej * icache_sync_range Synchronize I-cache range
87 1.17 thorpej *
88 1.17 thorpej * dcache_wbinv_all Write-back and Invalidate D-cache
89 1.17 thorpej * dcache_wbinv_range Write-back and Invalidate D-cache range
90 1.17 thorpej * dcache_inv_range Invalidate D-cache range
91 1.17 thorpej * dcache_wb_range Write-back D-cache range
92 1.17 thorpej *
93 1.17 thorpej * idcache_wbinv_all Write-back and Invalidate D-cache,
94 1.17 thorpej * Invalidate I-cache
95 1.17 thorpej * idcache_wbinv_range Write-back and Invalidate D-cache,
96 1.17 thorpej * Invalidate I-cache range
97 1.17 thorpej *
98 1.17 thorpej * Note that the ARM term for "write-back" is "clean". We use
99 1.17 thorpej * the term "write-back" since it's a more common way to describe
100 1.17 thorpej * the operation.
101 1.17 thorpej *
102 1.17 thorpej * There are some rules that must be followed:
103 1.17 thorpej *
104 1.17 thorpej * I-cache Synch (all or range):
105 1.17 thorpej * The goal is to synchronize the instruction stream,
106 1.17 thorpej * so you may beed to write-back dirty D-cache blocks
107 1.17 thorpej * first. If a range is requested, and you can't
108 1.17 thorpej * synchronize just a range, you have to hit the whole
109 1.17 thorpej * thing.
110 1.17 thorpej *
111 1.17 thorpej * D-cache Write-Back and Invalidate range:
112 1.17 thorpej * If you can't WB-Inv a range, you must WB-Inv the
113 1.17 thorpej * entire D-cache.
114 1.17 thorpej *
115 1.17 thorpej * D-cache Invalidate:
116 1.17 thorpej * If you can't Inv the D-cache, you must Write-Back
117 1.17 thorpej * and Invalidate. Code that uses this operation
118 1.17 thorpej * MUST NOT assume that the D-cache will not be written
119 1.17 thorpej * back to memory.
120 1.17 thorpej *
121 1.17 thorpej * D-cache Write-Back:
122 1.17 thorpej * If you can't Write-back without doing an Inv,
123 1.17 thorpej * that's fine. Then treat this as a WB-Inv.
124 1.17 thorpej * Skipping the invalidate is merely an optimization.
125 1.17 thorpej *
126 1.17 thorpej * All operations:
127 1.17 thorpej * Valid virtual addresses must be passed to each
128 1.17 thorpej * cache operation.
129 1.17 thorpej */
130 1.39 bjh21 void (*cf_icache_sync_all) (void);
131 1.39 bjh21 void (*cf_icache_sync_range) (vaddr_t, vsize_t);
132 1.17 thorpej
133 1.39 bjh21 void (*cf_dcache_wbinv_all) (void);
134 1.39 bjh21 void (*cf_dcache_wbinv_range)(vaddr_t, vsize_t);
135 1.39 bjh21 void (*cf_dcache_inv_range) (vaddr_t, vsize_t);
136 1.39 bjh21 void (*cf_dcache_wb_range) (vaddr_t, vsize_t);
137 1.1 reinoud
138 1.59 matt void (*cf_sdcache_wbinv_range)(vaddr_t, paddr_t, psize_t);
139 1.59 matt void (*cf_sdcache_inv_range) (vaddr_t, paddr_t, psize_t);
140 1.59 matt void (*cf_sdcache_wb_range) (vaddr_t, paddr_t, psize_t);
141 1.59 matt
142 1.39 bjh21 void (*cf_idcache_wbinv_all) (void);
143 1.39 bjh21 void (*cf_idcache_wbinv_range)(vaddr_t, vsize_t);
144 1.1 reinoud
145 1.1 reinoud /* Other functions */
146 1.1 reinoud
147 1.39 bjh21 void (*cf_flush_prefetchbuf) (void);
148 1.39 bjh21 void (*cf_drain_writebuf) (void);
149 1.39 bjh21 void (*cf_flush_brnchtgt_C) (void);
150 1.39 bjh21 void (*cf_flush_brnchtgt_E) (u_int);
151 1.1 reinoud
152 1.39 bjh21 void (*cf_sleep) (int mode);
153 1.1 reinoud
154 1.1 reinoud /* Soft functions */
155 1.1 reinoud
156 1.39 bjh21 int (*cf_dataabt_fixup) (void *);
157 1.39 bjh21 int (*cf_prefetchabt_fixup) (void *);
158 1.1 reinoud
159 1.69 matt #if defined(ARM_MMU_EXTENDED)
160 1.69 matt void (*cf_context_switch) (u_int, tlb_asid_t);
161 1.69 matt #else
162 1.41 scw void (*cf_context_switch) (u_int);
163 1.69 matt #endif
164 1.1 reinoud
165 1.39 bjh21 void (*cf_setup) (char *);
166 1.1 reinoud };
167 1.1 reinoud
168 1.1 reinoud extern struct cpu_functions cpufuncs;
169 1.1 reinoud extern u_int cputype;
170 1.1 reinoud
171 1.1 reinoud #define cpu_id() cpufuncs.cf_id()
172 1.1 reinoud
173 1.1 reinoud #define cpu_control(c, e) cpufuncs.cf_control(c, e)
174 1.1 reinoud #define cpu_domains(d) cpufuncs.cf_domains(d)
175 1.60 matt #define cpu_setttb(t, f) cpufuncs.cf_setttb(t, f)
176 1.1 reinoud #define cpu_faultstatus() cpufuncs.cf_faultstatus()
177 1.1 reinoud #define cpu_faultaddress() cpufuncs.cf_faultaddress()
178 1.1 reinoud
179 1.1 reinoud #define cpu_tlb_flushID() cpufuncs.cf_tlb_flushID()
180 1.1 reinoud #define cpu_tlb_flushID_SE(e) cpufuncs.cf_tlb_flushID_SE(e)
181 1.1 reinoud #define cpu_tlb_flushI() cpufuncs.cf_tlb_flushI()
182 1.1 reinoud #define cpu_tlb_flushI_SE(e) cpufuncs.cf_tlb_flushI_SE(e)
183 1.1 reinoud #define cpu_tlb_flushD() cpufuncs.cf_tlb_flushD()
184 1.1 reinoud #define cpu_tlb_flushD_SE(e) cpufuncs.cf_tlb_flushD_SE(e)
185 1.1 reinoud
186 1.17 thorpej #define cpu_icache_sync_all() cpufuncs.cf_icache_sync_all()
187 1.17 thorpej #define cpu_icache_sync_range(a, s) cpufuncs.cf_icache_sync_range((a), (s))
188 1.17 thorpej
189 1.17 thorpej #define cpu_dcache_wbinv_all() cpufuncs.cf_dcache_wbinv_all()
190 1.17 thorpej #define cpu_dcache_wbinv_range(a, s) cpufuncs.cf_dcache_wbinv_range((a), (s))
191 1.17 thorpej #define cpu_dcache_inv_range(a, s) cpufuncs.cf_dcache_inv_range((a), (s))
192 1.17 thorpej #define cpu_dcache_wb_range(a, s) cpufuncs.cf_dcache_wb_range((a), (s))
193 1.17 thorpej
194 1.59 matt #define cpu_sdcache_wbinv_range(a, b, s) cpufuncs.cf_sdcache_wbinv_range((a), (b), (s))
195 1.59 matt #define cpu_sdcache_inv_range(a, b, s) cpufuncs.cf_sdcache_inv_range((a), (b), (s))
196 1.59 matt #define cpu_sdcache_wb_range(a, b, s) cpufuncs.cf_sdcache_wb_range((a), (b), (s))
197 1.59 matt
198 1.17 thorpej #define cpu_idcache_wbinv_all() cpufuncs.cf_idcache_wbinv_all()
199 1.17 thorpej #define cpu_idcache_wbinv_range(a, s) cpufuncs.cf_idcache_wbinv_range((a), (s))
200 1.1 reinoud
201 1.1 reinoud #define cpu_flush_prefetchbuf() cpufuncs.cf_flush_prefetchbuf()
202 1.1 reinoud #define cpu_drain_writebuf() cpufuncs.cf_drain_writebuf()
203 1.1 reinoud #define cpu_flush_brnchtgt_C() cpufuncs.cf_flush_brnchtgt_C()
204 1.1 reinoud #define cpu_flush_brnchtgt_E(e) cpufuncs.cf_flush_brnchtgt_E(e)
205 1.1 reinoud
206 1.1 reinoud #define cpu_sleep(m) cpufuncs.cf_sleep(m)
207 1.1 reinoud
208 1.1 reinoud #define cpu_dataabt_fixup(a) cpufuncs.cf_dataabt_fixup(a)
209 1.1 reinoud #define cpu_prefetchabt_fixup(a) cpufuncs.cf_prefetchabt_fixup(a)
210 1.7 wiz #define ABORT_FIXUP_OK 0 /* fixup succeeded */
211 1.1 reinoud #define ABORT_FIXUP_FAILED 1 /* fixup failed */
212 1.1 reinoud #define ABORT_FIXUP_RETURN 2 /* abort handler should return */
213 1.1 reinoud
214 1.41 scw #define cpu_context_switch(a) cpufuncs.cf_context_switch(a)
215 1.1 reinoud #define cpu_setup(a) cpufuncs.cf_setup(a)
216 1.1 reinoud
217 1.39 bjh21 int set_cpufuncs (void);
218 1.40 bjh21 int set_cpufuncs_id (u_int);
219 1.1 reinoud #define ARCHITECTURE_NOT_PRESENT 1 /* known but not configured */
220 1.1 reinoud #define ARCHITECTURE_NOT_SUPPORTED 2 /* not known */
221 1.1 reinoud
222 1.39 bjh21 void cpufunc_nullop (void);
223 1.39 bjh21 int cpufunc_null_fixup (void *);
224 1.39 bjh21 int early_abort_fixup (void *);
225 1.39 bjh21 int late_abort_fixup (void *);
226 1.39 bjh21 u_int cpufunc_id (void);
227 1.39 bjh21 u_int cpufunc_control (u_int, u_int);
228 1.39 bjh21 void cpufunc_domains (u_int);
229 1.39 bjh21 u_int cpufunc_faultstatus (void);
230 1.39 bjh21 u_int cpufunc_faultaddress (void);
231 1.3 bjh21
232 1.54 kiyohara #if defined(CPU_ARM2) || defined(CPU_ARM250) || defined(CPU_ARM3)
233 1.54 kiyohara void arm3_cache_flush (void);
234 1.54 kiyohara #endif /* CPU_ARM2 || CPU_ARM250 || CPU_ARM3 */
235 1.54 kiyohara
236 1.40 bjh21 #ifdef CPU_ARM2
237 1.40 bjh21 u_int arm2_id (void);
238 1.40 bjh21 #endif /* CPU_ARM2 */
239 1.40 bjh21
240 1.40 bjh21 #ifdef CPU_ARM250
241 1.40 bjh21 u_int arm250_id (void);
242 1.40 bjh21 #endif
243 1.40 bjh21
244 1.3 bjh21 #ifdef CPU_ARM3
245 1.39 bjh21 u_int arm3_control (u_int, u_int);
246 1.3 bjh21 #endif /* CPU_ARM3 */
247 1.1 reinoud
248 1.1 reinoud #if defined(CPU_ARM6) || defined(CPU_ARM7)
249 1.60 matt void arm67_setttb (u_int, bool);
250 1.39 bjh21 void arm67_tlb_flush (void);
251 1.68 matt void arm67_tlb_purge (vaddr_t);
252 1.39 bjh21 void arm67_cache_flush (void);
253 1.41 scw void arm67_context_switch (u_int);
254 1.1 reinoud #endif /* CPU_ARM6 || CPU_ARM7 */
255 1.1 reinoud
256 1.1 reinoud #ifdef CPU_ARM6
257 1.39 bjh21 void arm6_setup (char *);
258 1.1 reinoud #endif /* CPU_ARM6 */
259 1.1 reinoud
260 1.1 reinoud #ifdef CPU_ARM7
261 1.39 bjh21 void arm7_setup (char *);
262 1.1 reinoud #endif /* CPU_ARM7 */
263 1.5 chris
264 1.5 chris #ifdef CPU_ARM7TDMI
265 1.39 bjh21 int arm7_dataabt_fixup (void *);
266 1.39 bjh21 void arm7tdmi_setup (char *);
267 1.60 matt void arm7tdmi_setttb (u_int, bool);
268 1.39 bjh21 void arm7tdmi_tlb_flushID (void);
269 1.66 matt void arm7tdmi_tlb_flushID_SE (vaddr_t);
270 1.39 bjh21 void arm7tdmi_cache_flushID (void);
271 1.41 scw void arm7tdmi_context_switch (u_int);
272 1.5 chris #endif /* CPU_ARM7TDMI */
273 1.1 reinoud
274 1.1 reinoud #ifdef CPU_ARM8
275 1.60 matt void arm8_setttb (u_int, bool);
276 1.39 bjh21 void arm8_tlb_flushID (void);
277 1.66 matt void arm8_tlb_flushID_SE (vaddr_t);
278 1.39 bjh21 void arm8_cache_flushID (void);
279 1.39 bjh21 void arm8_cache_flushID_E (u_int);
280 1.39 bjh21 void arm8_cache_cleanID (void);
281 1.39 bjh21 void arm8_cache_cleanID_E (u_int);
282 1.39 bjh21 void arm8_cache_purgeID (void);
283 1.39 bjh21 void arm8_cache_purgeID_E (u_int entry);
284 1.39 bjh21
285 1.39 bjh21 void arm8_cache_syncI (void);
286 1.39 bjh21 void arm8_cache_cleanID_rng (vaddr_t, vsize_t);
287 1.39 bjh21 void arm8_cache_cleanD_rng (vaddr_t, vsize_t);
288 1.39 bjh21 void arm8_cache_purgeID_rng (vaddr_t, vsize_t);
289 1.39 bjh21 void arm8_cache_purgeD_rng (vaddr_t, vsize_t);
290 1.39 bjh21 void arm8_cache_syncI_rng (vaddr_t, vsize_t);
291 1.1 reinoud
292 1.41 scw void arm8_context_switch (u_int);
293 1.1 reinoud
294 1.39 bjh21 void arm8_setup (char *);
295 1.1 reinoud
296 1.39 bjh21 u_int arm8_clock_config (u_int, u_int);
297 1.1 reinoud #endif
298 1.1 reinoud
299 1.46 matt #ifdef CPU_FA526
300 1.46 matt void fa526_setup (char *);
301 1.60 matt void fa526_setttb (u_int, bool);
302 1.46 matt void fa526_context_switch (u_int);
303 1.46 matt void fa526_cpu_sleep (int);
304 1.66 matt void fa526_tlb_flushI_SE (vaddr_t);
305 1.66 matt void fa526_tlb_flushID_SE (vaddr_t);
306 1.47 matt void fa526_flush_prefetchbuf (void);
307 1.46 matt void fa526_flush_brnchtgt_E (u_int);
308 1.46 matt
309 1.46 matt void fa526_icache_sync_all (void);
310 1.46 matt void fa526_icache_sync_range(vaddr_t, vsize_t);
311 1.46 matt void fa526_dcache_wbinv_all (void);
312 1.46 matt void fa526_dcache_wbinv_range(vaddr_t, vsize_t);
313 1.46 matt void fa526_dcache_inv_range (vaddr_t, vsize_t);
314 1.46 matt void fa526_dcache_wb_range (vaddr_t, vsize_t);
315 1.46 matt void fa526_idcache_wbinv_all(void);
316 1.46 matt void fa526_idcache_wbinv_range(vaddr_t, vsize_t);
317 1.46 matt #endif
318 1.46 matt
319 1.23 rjs #ifdef CPU_SA110
320 1.39 bjh21 void sa110_setup (char *);
321 1.41 scw void sa110_context_switch (u_int);
322 1.23 rjs #endif /* CPU_SA110 */
323 1.23 rjs
324 1.23 rjs #if defined(CPU_SA1100) || defined(CPU_SA1110)
325 1.39 bjh21 void sa11x0_drain_readbuf (void);
326 1.23 rjs
327 1.41 scw void sa11x0_context_switch (u_int);
328 1.39 bjh21 void sa11x0_cpu_sleep (int);
329 1.32 uwe
330 1.39 bjh21 void sa11x0_setup (char *);
331 1.23 rjs #endif
332 1.23 rjs
333 1.23 rjs #if defined(CPU_SA110) || defined(CPU_SA1100) || defined(CPU_SA1110)
334 1.60 matt void sa1_setttb (u_int, bool);
335 1.23 rjs
336 1.66 matt void sa1_tlb_flushID_SE (vaddr_t);
337 1.23 rjs
338 1.39 bjh21 void sa1_cache_flushID (void);
339 1.39 bjh21 void sa1_cache_flushI (void);
340 1.39 bjh21 void sa1_cache_flushD (void);
341 1.66 matt void sa1_cache_flushD_SE (vaddr_t);
342 1.39 bjh21
343 1.39 bjh21 void sa1_cache_cleanID (void);
344 1.39 bjh21 void sa1_cache_cleanD (void);
345 1.39 bjh21 void sa1_cache_cleanD_E (u_int);
346 1.39 bjh21
347 1.39 bjh21 void sa1_cache_purgeID (void);
348 1.39 bjh21 void sa1_cache_purgeID_E (u_int);
349 1.39 bjh21 void sa1_cache_purgeD (void);
350 1.39 bjh21 void sa1_cache_purgeD_E (u_int);
351 1.39 bjh21
352 1.39 bjh21 void sa1_cache_syncI (void);
353 1.39 bjh21 void sa1_cache_cleanID_rng (vaddr_t, vsize_t);
354 1.39 bjh21 void sa1_cache_cleanD_rng (vaddr_t, vsize_t);
355 1.39 bjh21 void sa1_cache_purgeID_rng (vaddr_t, vsize_t);
356 1.39 bjh21 void sa1_cache_purgeD_rng (vaddr_t, vsize_t);
357 1.39 bjh21 void sa1_cache_syncI_rng (vaddr_t, vsize_t);
358 1.23 rjs
359 1.23 rjs #endif
360 1.23 rjs
361 1.10 rearnsha #ifdef CPU_ARM9
362 1.60 matt void arm9_setttb (u_int, bool);
363 1.10 rearnsha
364 1.66 matt void arm9_tlb_flushID_SE (vaddr_t);
365 1.10 rearnsha
366 1.39 bjh21 void arm9_icache_sync_all (void);
367 1.39 bjh21 void arm9_icache_sync_range (vaddr_t, vsize_t);
368 1.30 rearnsha
369 1.39 bjh21 void arm9_dcache_wbinv_all (void);
370 1.39 bjh21 void arm9_dcache_wbinv_range (vaddr_t, vsize_t);
371 1.39 bjh21 void arm9_dcache_inv_range (vaddr_t, vsize_t);
372 1.39 bjh21 void arm9_dcache_wb_range (vaddr_t, vsize_t);
373 1.30 rearnsha
374 1.39 bjh21 void arm9_idcache_wbinv_all (void);
375 1.39 bjh21 void arm9_idcache_wbinv_range (vaddr_t, vsize_t);
376 1.10 rearnsha
377 1.41 scw void arm9_context_switch (u_int);
378 1.10 rearnsha
379 1.39 bjh21 void arm9_setup (char *);
380 1.30 rearnsha
381 1.30 rearnsha extern unsigned arm9_dcache_sets_max;
382 1.30 rearnsha extern unsigned arm9_dcache_sets_inc;
383 1.30 rearnsha extern unsigned arm9_dcache_index_max;
384 1.30 rearnsha extern unsigned arm9_dcache_index_inc;
385 1.10 rearnsha #endif
386 1.10 rearnsha
387 1.52 kiyohara #if defined(CPU_ARM9E) || defined(CPU_ARM10) || defined(CPU_SHEEVA)
388 1.66 matt void arm10_tlb_flushID_SE (vaddr_t);
389 1.66 matt void arm10_tlb_flushI_SE (vaddr_t);
390 1.29 rearnsha
391 1.41 scw void arm10_context_switch (u_int);
392 1.33 rearnsha
393 1.39 bjh21 void arm10_setup (char *);
394 1.33 rearnsha #endif
395 1.29 rearnsha
396 1.52 kiyohara #if defined(CPU_ARM9E) || defined (CPU_ARM10) || defined(CPU_SHEEVA)
397 1.60 matt void armv5_ec_setttb (u_int, bool);
398 1.38 christos
399 1.39 bjh21 void armv5_ec_icache_sync_all (void);
400 1.39 bjh21 void armv5_ec_icache_sync_range (vaddr_t, vsize_t);
401 1.38 christos
402 1.39 bjh21 void armv5_ec_dcache_wbinv_all (void);
403 1.39 bjh21 void armv5_ec_dcache_wbinv_range (vaddr_t, vsize_t);
404 1.39 bjh21 void armv5_ec_dcache_inv_range (vaddr_t, vsize_t);
405 1.39 bjh21 void armv5_ec_dcache_wb_range (vaddr_t, vsize_t);
406 1.38 christos
407 1.39 bjh21 void armv5_ec_idcache_wbinv_all (void);
408 1.39 bjh21 void armv5_ec_idcache_wbinv_range (vaddr_t, vsize_t);
409 1.38 christos #endif
410 1.38 christos
411 1.53 bsh #if defined (CPU_ARM10) || defined (CPU_ARM11MPCORE)
412 1.60 matt void armv5_setttb (u_int, bool);
413 1.38 christos
414 1.39 bjh21 void armv5_icache_sync_all (void);
415 1.39 bjh21 void armv5_icache_sync_range (vaddr_t, vsize_t);
416 1.33 rearnsha
417 1.39 bjh21 void armv5_dcache_wbinv_all (void);
418 1.39 bjh21 void armv5_dcache_wbinv_range (vaddr_t, vsize_t);
419 1.39 bjh21 void armv5_dcache_inv_range (vaddr_t, vsize_t);
420 1.39 bjh21 void armv5_dcache_wb_range (vaddr_t, vsize_t);
421 1.33 rearnsha
422 1.39 bjh21 void armv5_idcache_wbinv_all (void);
423 1.39 bjh21 void armv5_idcache_wbinv_range (vaddr_t, vsize_t);
424 1.33 rearnsha
425 1.33 rearnsha extern unsigned armv5_dcache_sets_max;
426 1.33 rearnsha extern unsigned armv5_dcache_sets_inc;
427 1.33 rearnsha extern unsigned armv5_dcache_index_max;
428 1.33 rearnsha extern unsigned armv5_dcache_index_inc;
429 1.29 rearnsha #endif
430 1.29 rearnsha
431 1.53 bsh #if defined(CPU_ARM11MPCORE)
432 1.53 bsh void arm11mpcore_setup (char *);
433 1.53 bsh #endif
434 1.53 bsh
435 1.69 matt #if defined(CPU_ARM11)
436 1.69 matt #if defined(ARM_MMU_EXTENDED)
437 1.69 matt void arm11_setttb (u_int, tlb_asid_t);
438 1.69 matt void arm11_context_switch (u_int, tlb_asid_t);
439 1.69 matt #else
440 1.60 matt void arm11_setttb (u_int, bool);
441 1.45 matt void arm11_context_switch (u_int);
442 1.69 matt #endif
443 1.45 matt
444 1.45 matt void arm11_cpu_sleep (int);
445 1.45 matt void arm11_setup (char *string);
446 1.45 matt void arm11_tlb_flushID (void);
447 1.45 matt void arm11_tlb_flushI (void);
448 1.45 matt void arm11_tlb_flushD (void);
449 1.66 matt void arm11_tlb_flushID_SE (vaddr_t);
450 1.66 matt void arm11_tlb_flushI_SE (vaddr_t);
451 1.66 matt void arm11_tlb_flushD_SE (vaddr_t);
452 1.45 matt
453 1.45 matt void armv11_dcache_wbinv_all (void);
454 1.45 matt void armv11_idcache_wbinv_all(void);
455 1.45 matt
456 1.45 matt void arm11_drain_writebuf (void);
457 1.45 matt void arm11_sleep (int);
458 1.45 matt
459 1.60 matt void armv6_setttb (u_int, bool);
460 1.45 matt
461 1.45 matt void armv6_icache_sync_all (void);
462 1.45 matt void armv6_icache_sync_range (vaddr_t, vsize_t);
463 1.45 matt
464 1.45 matt void armv6_dcache_wbinv_all (void);
465 1.45 matt void armv6_dcache_wbinv_range (vaddr_t, vsize_t);
466 1.45 matt void armv6_dcache_inv_range (vaddr_t, vsize_t);
467 1.45 matt void armv6_dcache_wb_range (vaddr_t, vsize_t);
468 1.45 matt
469 1.45 matt void armv6_idcache_wbinv_all (void);
470 1.45 matt void armv6_idcache_wbinv_range (vaddr_t, vsize_t);
471 1.45 matt #endif
472 1.45 matt
473 1.51 matt #if defined(CPU_CORTEX)
474 1.69 matt #if defined(ARM_MMU_EXTENDED)
475 1.69 matt void armv7_setttb(u_int, tlb_asid_t);
476 1.69 matt void armv7_context_switch(u_int, tlb_asid_t);
477 1.69 matt #else
478 1.60 matt void armv7_setttb(u_int, bool);
479 1.69 matt void armv7_context_switch(u_int);
480 1.69 matt #endif
481 1.50 jmcneill
482 1.50 jmcneill void armv7_icache_sync_range(vaddr_t, vsize_t);
483 1.50 jmcneill void armv7_dcache_wb_range(vaddr_t, vsize_t);
484 1.50 jmcneill void armv7_dcache_wbinv_range(vaddr_t, vsize_t);
485 1.50 jmcneill void armv7_dcache_inv_range(vaddr_t, vsize_t);
486 1.50 jmcneill void armv7_idcache_wbinv_range(vaddr_t, vsize_t);
487 1.50 jmcneill
488 1.50 jmcneill void armv7_icache_sync_all(void);
489 1.66 matt
490 1.66 matt void armv7_tlb_flushID(void);
491 1.66 matt void armv7_tlb_flushI(void);
492 1.66 matt void armv7_tlb_flushD(void);
493 1.66 matt
494 1.66 matt void armv7_tlb_flushID_SE(vaddr_t);
495 1.66 matt void armv7_tlb_flushI_SE(vaddr_t);
496 1.66 matt void armv7_tlb_flushD_SE(vaddr_t);
497 1.66 matt
498 1.50 jmcneill void armv7_cpu_sleep(int);
499 1.61 matt void armv7_drain_writebuf(void);
500 1.61 matt void armv7_setup(char *string);
501 1.50 jmcneill #endif
502 1.50 jmcneill
503 1.63 rkujawa #if defined(CPU_CORTEX) || defined(CPU_PJ4B)
504 1.63 rkujawa void armv7_dcache_wbinv_all (void);
505 1.63 rkujawa void armv7_idcache_wbinv_all(void);
506 1.63 rkujawa #endif
507 1.63 rkujawa
508 1.63 rkujawa #if defined(CPU_PJ4B)
509 1.69 matt #if defined(ARM_MMU_EXTENDED)
510 1.69 matt void pj4b_setttb(u_int, tlb_asid_t);
511 1.69 matt void pj4b_context_switch(u_int, tlb_asid_t);
512 1.69 matt #else
513 1.63 rkujawa void pj4b_setttb(u_int, bool);
514 1.69 matt void pj4b_context_switch(u_int);
515 1.69 matt #endif
516 1.63 rkujawa void pj4b_tlb_flushID(void);
517 1.66 matt void pj4b_tlb_flushID_SE(vaddr_t);
518 1.63 rkujawa
519 1.63 rkujawa void pj4b_icache_sync_range(vm_offset_t, vm_size_t);
520 1.63 rkujawa void pj4b_idcache_wbinv_range(vm_offset_t, vm_size_t);
521 1.63 rkujawa void pj4b_dcache_wbinv_range(vm_offset_t, vm_size_t);
522 1.63 rkujawa void pj4b_dcache_inv_range(vm_offset_t, vm_size_t);
523 1.63 rkujawa void pj4b_dcache_wb_range(vm_offset_t, vm_size_t);
524 1.63 rkujawa
525 1.63 rkujawa void pj4b_drain_writebuf(void);
526 1.63 rkujawa void pj4b_drain_readbuf(void);
527 1.63 rkujawa void pj4b_flush_brnchtgt_all(void);
528 1.63 rkujawa void pj4b_flush_brnchtgt_va(u_int);
529 1.63 rkujawa void pj4b_sleep(int);
530 1.63 rkujawa
531 1.63 rkujawa void pj4bv7_setup(char *string);
532 1.63 rkujawa void pj4b_config(void);
533 1.63 rkujawa
534 1.63 rkujawa #endif /* CPU_PJ4B */
535 1.50 jmcneill
536 1.57 skrll #if defined(CPU_ARM1136) || defined(CPU_ARM1176)
537 1.60 matt void arm11x6_setttb (u_int, bool);
538 1.57 skrll void arm11x6_idcache_wbinv_all (void);
539 1.57 skrll void arm11x6_dcache_wbinv_all (void);
540 1.57 skrll void arm11x6_icache_sync_all (void);
541 1.57 skrll void arm11x6_flush_prefetchbuf (void);
542 1.57 skrll void arm11x6_icache_sync_range (vaddr_t, vsize_t);
543 1.57 skrll void arm11x6_idcache_wbinv_range (vaddr_t, vsize_t);
544 1.57 skrll void arm11x6_setup (char *string);
545 1.57 skrll void arm11x6_sleep (int); /* no ref. for errata */
546 1.57 skrll #endif
547 1.45 matt #if defined(CPU_ARM1136)
548 1.45 matt void arm1136_sleep_rev0 (int); /* for errata 336501 */
549 1.45 matt #endif
550 1.45 matt
551 1.45 matt
552 1.38 christos #if defined(CPU_ARM9) || defined(CPU_ARM9E) || defined(CPU_ARM10) || \
553 1.38 christos defined(CPU_SA110) || defined(CPU_SA1100) || defined(CPU_SA1110) || \
554 1.46 matt defined(CPU_FA526) || \
555 1.29 rearnsha defined(CPU_XSCALE_80200) || defined(CPU_XSCALE_80321) || \
556 1.51 matt defined(__CPU_XSCALE_PXA2XX) || defined(CPU_XSCALE_IXP425) || \
557 1.52 kiyohara defined(CPU_CORTEX) || defined(CPU_SHEEVA)
558 1.23 rjs
559 1.39 bjh21 void armv4_tlb_flushID (void);
560 1.39 bjh21 void armv4_tlb_flushI (void);
561 1.39 bjh21 void armv4_tlb_flushD (void);
562 1.66 matt void armv4_tlb_flushD_SE (vaddr_t);
563 1.10 rearnsha
564 1.39 bjh21 void armv4_drain_writebuf (void);
565 1.24 ichiro #endif
566 1.24 ichiro
567 1.24 ichiro #if defined(CPU_IXP12X0)
568 1.39 bjh21 void ixp12x0_drain_readbuf (void);
569 1.41 scw void ixp12x0_context_switch (u_int);
570 1.39 bjh21 void ixp12x0_setup (char *);
571 1.10 rearnsha #endif
572 1.1 reinoud
573 1.22 thorpej #if defined(CPU_XSCALE_80200) || defined(CPU_XSCALE_80321) || \
574 1.50 jmcneill defined(__CPU_XSCALE_PXA2XX) || defined(CPU_XSCALE_IXP425) || \
575 1.51 matt defined(CPU_CORTEX)
576 1.43 chris
577 1.39 bjh21 void xscale_cpwait (void);
578 1.43 chris #define cpu_cpwait() cpufuncs.cf_cpwait()
579 1.16 briggs
580 1.39 bjh21 void xscale_cpu_sleep (int);
581 1.12 thorpej
582 1.39 bjh21 u_int xscale_control (u_int, u_int);
583 1.11 thorpej
584 1.60 matt void xscale_setttb (u_int, bool);
585 1.10 rearnsha
586 1.66 matt void xscale_tlb_flushID_SE (vaddr_t);
587 1.8 matt
588 1.39 bjh21 void xscale_cache_flushID (void);
589 1.39 bjh21 void xscale_cache_flushI (void);
590 1.39 bjh21 void xscale_cache_flushD (void);
591 1.66 matt void xscale_cache_flushD_SE (vaddr_t);
592 1.8 matt
593 1.39 bjh21 void xscale_cache_cleanID (void);
594 1.39 bjh21 void xscale_cache_cleanD (void);
595 1.39 bjh21 void xscale_cache_cleanD_E (u_int);
596 1.20 thorpej
597 1.39 bjh21 void xscale_cache_clean_minidata (void);
598 1.8 matt
599 1.39 bjh21 void xscale_cache_purgeID (void);
600 1.39 bjh21 void xscale_cache_purgeID_E (u_int);
601 1.39 bjh21 void xscale_cache_purgeD (void);
602 1.39 bjh21 void xscale_cache_purgeD_E (u_int);
603 1.8 matt
604 1.39 bjh21 void xscale_cache_syncI (void);
605 1.39 bjh21 void xscale_cache_cleanID_rng (vaddr_t, vsize_t);
606 1.39 bjh21 void xscale_cache_cleanD_rng (vaddr_t, vsize_t);
607 1.39 bjh21 void xscale_cache_purgeID_rng (vaddr_t, vsize_t);
608 1.39 bjh21 void xscale_cache_purgeD_rng (vaddr_t, vsize_t);
609 1.39 bjh21 void xscale_cache_syncI_rng (vaddr_t, vsize_t);
610 1.39 bjh21 void xscale_cache_flushD_rng (vaddr_t, vsize_t);
611 1.8 matt
612 1.41 scw void xscale_context_switch (u_int);
613 1.8 matt
614 1.39 bjh21 void xscale_setup (char *);
615 1.51 matt #endif /* CPU_XSCALE_80200 || CPU_XSCALE_80321 || __CPU_XSCALE_PXA2XX || CPU_XSCALE_IXP425 || CPU_CORTEX */
616 1.8 matt
617 1.52 kiyohara #if defined(CPU_SHEEVA)
618 1.52 kiyohara void sheeva_dcache_wbinv_range (vaddr_t, vsize_t);
619 1.52 kiyohara void sheeva_dcache_inv_range (vaddr_t, vsize_t);
620 1.52 kiyohara void sheeva_dcache_wb_range (vaddr_t, vsize_t);
621 1.52 kiyohara void sheeva_idcache_wbinv_range (vaddr_t, vsize_t);
622 1.52 kiyohara void sheeva_setup(char *);
623 1.56 hans void sheeva_cpu_sleep(int);
624 1.52 kiyohara #endif
625 1.52 kiyohara
626 1.1 reinoud #define tlb_flush cpu_tlb_flushID
627 1.1 reinoud #define setttb cpu_setttb
628 1.1 reinoud #define drain_writebuf cpu_drain_writebuf
629 1.1 reinoud
630 1.43 chris #ifndef cpu_cpwait
631 1.43 chris #define cpu_cpwait()
632 1.43 chris #endif
633 1.43 chris
634 1.1 reinoud /*
635 1.1 reinoud * Macros for manipulating CPU interrupts
636 1.1 reinoud */
637 1.15 thorpej #ifdef __PROG32
638 1.62 skrll static __inline uint32_t __set_cpsr_c(uint32_t bic, uint32_t eor) __attribute__((__unused__));
639 1.62 skrll static __inline uint32_t disable_interrupts(uint32_t mask) __attribute__((__unused__));
640 1.62 skrll static __inline uint32_t enable_interrupts(uint32_t mask) __attribute__((__unused__));
641 1.25 briggs
642 1.43 chris static __inline uint32_t
643 1.43 chris __set_cpsr_c(uint32_t bic, uint32_t eor)
644 1.25 briggs {
645 1.43 chris uint32_t tmp, ret;
646 1.25 briggs
647 1.36 perry __asm volatile(
648 1.25 briggs "mrs %0, cpsr\n" /* Get the CPSR */
649 1.25 briggs "bic %1, %0, %2\n" /* Clear bits */
650 1.25 briggs "eor %1, %1, %3\n" /* XOR bits */
651 1.25 briggs "msr cpsr_c, %1\n" /* Set the control field of CPSR */
652 1.25 briggs : "=&r" (ret), "=&r" (tmp)
653 1.31 rearnsha : "r" (bic), "r" (eor) : "memory");
654 1.25 briggs
655 1.25 briggs return ret;
656 1.25 briggs }
657 1.25 briggs
658 1.43 chris static __inline uint32_t
659 1.43 chris disable_interrupts(uint32_t mask)
660 1.43 chris {
661 1.43 chris uint32_t tmp, ret;
662 1.43 chris mask &= (I32_bit | F32_bit);
663 1.43 chris
664 1.43 chris __asm volatile(
665 1.43 chris "mrs %0, cpsr\n" /* Get the CPSR */
666 1.43 chris "orr %1, %0, %2\n" /* set bits */
667 1.43 chris "msr cpsr_c, %1\n" /* Set the control field of CPSR */
668 1.43 chris : "=&r" (ret), "=&r" (tmp)
669 1.43 chris : "r" (mask)
670 1.43 chris : "memory");
671 1.43 chris
672 1.43 chris return ret;
673 1.43 chris }
674 1.43 chris
675 1.43 chris static __inline uint32_t
676 1.43 chris enable_interrupts(uint32_t mask)
677 1.43 chris {
678 1.69 matt uint32_t ret;
679 1.43 chris mask &= (I32_bit | F32_bit);
680 1.43 chris
681 1.69 matt /* Get the CPSR */
682 1.69 matt __asm __volatile("mrs\t%0, cpsr\n" : "=r"(ret));
683 1.69 matt #ifdef _ARM_ARCH_6
684 1.69 matt if (__builtin_constant_p(mask)) {
685 1.69 matt switch (mask) {
686 1.69 matt case I32_bit | F32_bit:
687 1.69 matt __asm __volatile("cpsie\tif");
688 1.69 matt break;
689 1.69 matt case I32_bit:
690 1.69 matt __asm __volatile("cpsie\ti");
691 1.69 matt break;
692 1.69 matt case F32_bit:
693 1.69 matt __asm __volatile("cpsie\tf");
694 1.69 matt break;
695 1.69 matt default:
696 1.69 matt break;
697 1.69 matt }
698 1.69 matt return ret;
699 1.69 matt }
700 1.69 matt #endif /* _ARM_ARCH_6 */
701 1.69 matt
702 1.69 matt /* Set the control field of CPSR */
703 1.69 matt __asm volatile("msr\tcpsr_c, %0" :: "r"(ret & ~mask));
704 1.1 reinoud
705 1.43 chris return ret;
706 1.43 chris }
707 1.1 reinoud
708 1.15 thorpej #define restore_interrupts(old_cpsr) \
709 1.25 briggs (__set_cpsr_c((I32_bit | F32_bit), (old_cpsr) & (I32_bit | F32_bit)))
710 1.45 matt
711 1.45 matt static inline void cpsie(register_t psw) __attribute__((__unused__));
712 1.45 matt static inline register_t cpsid(register_t psw) __attribute__((__unused__));
713 1.45 matt
714 1.45 matt static inline void
715 1.45 matt cpsie(register_t psw)
716 1.45 matt {
717 1.49 matt #ifdef _ARM_ARCH_6
718 1.45 matt if (!__builtin_constant_p(psw)) {
719 1.45 matt enable_interrupts(psw);
720 1.45 matt return;
721 1.45 matt }
722 1.45 matt switch (psw & (I32_bit|F32_bit)) {
723 1.45 matt case I32_bit: __asm("cpsie\ti"); break;
724 1.45 matt case F32_bit: __asm("cpsie\tf"); break;
725 1.45 matt case I32_bit|F32_bit: __asm("cpsie\tif"); break;
726 1.45 matt }
727 1.48 cliff #else
728 1.48 cliff enable_interrupts(psw);
729 1.48 cliff #endif
730 1.45 matt }
731 1.45 matt
732 1.45 matt static inline register_t
733 1.45 matt cpsid(register_t psw)
734 1.45 matt {
735 1.49 matt #ifdef _ARM_ARCH_6
736 1.45 matt register_t oldpsw;
737 1.45 matt if (!__builtin_constant_p(psw))
738 1.45 matt return disable_interrupts(psw);
739 1.45 matt
740 1.45 matt __asm("mrs %0, cpsr" : "=r"(oldpsw));
741 1.45 matt switch (psw & (I32_bit|F32_bit)) {
742 1.45 matt case I32_bit: __asm("cpsid\ti"); break;
743 1.45 matt case F32_bit: __asm("cpsid\tf"); break;
744 1.45 matt case I32_bit|F32_bit: __asm("cpsid\tif"); break;
745 1.45 matt }
746 1.45 matt return oldpsw;
747 1.48 cliff #else
748 1.48 cliff return disable_interrupts(psw);
749 1.48 cliff #endif
750 1.45 matt }
751 1.45 matt
752 1.15 thorpej #else /* ! __PROG32 */
753 1.15 thorpej #define disable_interrupts(mask) \
754 1.15 thorpej (set_r15((mask) & (R15_IRQ_DISABLE | R15_FIQ_DISABLE), \
755 1.15 thorpej (mask) & (R15_IRQ_DISABLE | R15_FIQ_DISABLE)))
756 1.15 thorpej
757 1.15 thorpej #define enable_interrupts(mask) \
758 1.15 thorpej (set_r15((mask) & (R15_IRQ_DISABLE | R15_FIQ_DISABLE), 0))
759 1.15 thorpej
760 1.15 thorpej #define restore_interrupts(old_r15) \
761 1.15 thorpej (set_r15((R15_IRQ_DISABLE | R15_FIQ_DISABLE), \
762 1.15 thorpej (old_r15) & (R15_IRQ_DISABLE | R15_FIQ_DISABLE)))
763 1.15 thorpej #endif /* __PROG32 */
764 1.15 thorpej
765 1.15 thorpej #ifdef __PROG32
766 1.15 thorpej /* Functions to manipulate the CPSR. */
767 1.32 uwe u_int SetCPSR(u_int, u_int);
768 1.15 thorpej u_int GetCPSR(void);
769 1.15 thorpej #else
770 1.15 thorpej /* Functions to manipulate the processor control bits in r15. */
771 1.32 uwe u_int set_r15(u_int, u_int);
772 1.15 thorpej u_int get_r15(void);
773 1.15 thorpej #endif /* __PROG32 */
774 1.1 reinoud
775 1.1 reinoud
776 1.1 reinoud /*
777 1.1 reinoud * CPU functions from locore.S
778 1.1 reinoud */
779 1.1 reinoud
780 1.58 matt void cpu_reset (void) __dead;
781 1.14 thorpej
782 1.14 thorpej /*
783 1.14 thorpej * Cache info variables.
784 1.14 thorpej */
785 1.67 matt #define CACHE_TYPE_VIVT 0
786 1.67 matt #define CACHE_TYPE_xxPT 1
787 1.67 matt #define CACHE_TYPE_VIPT 1
788 1.67 matt #define CACHE_TYPE_PIxx 2
789 1.67 matt #define CACHE_TYPE_PIPT 3
790 1.14 thorpej
791 1.14 thorpej /* PRIMARY CACHE VARIABLES */
792 1.58 matt struct arm_cache_info {
793 1.58 matt u_int icache_size;
794 1.58 matt u_int icache_line_size;
795 1.58 matt u_int icache_ways;
796 1.68 matt u_int icache_way_size;
797 1.58 matt u_int icache_sets;
798 1.58 matt
799 1.58 matt u_int dcache_size;
800 1.58 matt u_int dcache_line_size;
801 1.58 matt u_int dcache_ways;
802 1.68 matt u_int dcache_way_size;
803 1.58 matt u_int dcache_sets;
804 1.58 matt
805 1.69 matt uint8_t cache_type;
806 1.58 matt bool cache_unified;
807 1.67 matt uint8_t icache_type;
808 1.67 matt uint8_t dcache_type;
809 1.58 matt };
810 1.58 matt
811 1.58 matt extern u_int arm_cache_prefer_mask;
812 1.58 matt extern u_int arm_dcache_align;
813 1.58 matt extern u_int arm_dcache_align_mask;
814 1.1 reinoud
815 1.58 matt extern struct arm_cache_info arm_pcache;
816 1.58 matt extern struct arm_cache_info arm_scache;
817 1.1 reinoud #endif /* _KERNEL */
818 1.55 christos
819 1.55 christos #if defined(_KERNEL) || defined(_KMEMUSER)
820 1.55 christos /*
821 1.55 christos * Miscellany
822 1.55 christos */
823 1.55 christos
824 1.55 christos int get_pc_str_offset (void);
825 1.55 christos
826 1.55 christos /*
827 1.55 christos * Functions to manipulate cpu r13
828 1.55 christos * (in arm/arm32/setstack.S)
829 1.55 christos */
830 1.55 christos
831 1.55 christos void set_stackptr (u_int, u_int);
832 1.55 christos u_int get_stackptr (u_int);
833 1.55 christos
834 1.55 christos #endif /* _KERNEL || _KMEMUSER */
835 1.55 christos
836 1.65 matt #endif /* _ARM_CPUFUNC_H_ */
837 1.1 reinoud
838 1.1 reinoud /* End of cpufunc.h */
839