locore.h revision 1.3 1 /* cpu.h,v 1.45.4.7 2008/01/28 18:20:39 matt Exp */
2
3 /*
4 * Copyright (c) 1994-1996 Mark Brinicombe.
5 * Copyright (c) 1994 Brini.
6 * All rights reserved.
7 *
8 * This code is derived from software written for Brini by Mark Brinicombe
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer.
15 * 2. Redistributions in binary form must reproduce the above copyright
16 * notice, this list of conditions and the following disclaimer in the
17 * documentation and/or other materials provided with the distribution.
18 * 3. All advertising materials mentioning features or use of this software
19 * must display the following acknowledgement:
20 * This product includes software developed by Brini.
21 * 4. The name of the company nor the name of the author may be used to
22 * endorse or promote products derived from this software without specific
23 * prior written permission.
24 *
25 * THIS SOFTWARE IS PROVIDED BY BRINI ``AS IS'' AND ANY EXPRESS OR IMPLIED
26 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
27 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
28 * IN NO EVENT SHALL BRINI OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
29 * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
30 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
31 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
32 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
33 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
34 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
35 * SUCH DAMAGE.
36 *
37 * RiscBSD kernel project
38 *
39 * cpu.h
40 *
41 * CPU specific symbols
42 *
43 * Created : 18/09/94
44 *
45 * Based on kate/katelib/arm6.h
46 */
47
48 #ifndef _ARM_LOCORE_H_
49 #define _ARM_LOCORE_H_
50
51 #ifdef _KERNEL_OPT
52 #include "opt_cpuoptions.h"
53 #include "opt_cputypes.h"
54 #endif
55
56 #include <arm/cpuconf.h>
57 #include <arm/armreg.h>
58
59 #include <machine/frame.h>
60
61 #ifdef _LOCORE
62
63 #if defined(_ARM_ARCH_6)
64 #define IRQdisable cpsid i
65 #define IRQenable cpsie i
66 #elif defined(__PROG32)
67 #define IRQdisable \
68 stmfd sp!, {r0} ; \
69 mrs r0, cpsr ; \
70 orr r0, r0, #(I32_bit) ; \
71 msr cpsr_c, r0 ; \
72 ldmfd sp!, {r0}
73
74 #define IRQenable \
75 stmfd sp!, {r0} ; \
76 mrs r0, cpsr ; \
77 bic r0, r0, #(I32_bit) ; \
78 msr cpsr_c, r0 ; \
79 ldmfd sp!, {r0}
80 #else
81 /* Not yet used in 26-bit code */
82 #endif
83
84 #if defined (TPIDRPRW_IS_CURCPU)
85 #define GET_CURCPU(rX) mrc p15, 0, rX, c13, c0, 4
86 #define GET_CURLWP(rX) GET_CURCPU(rX); ldr rX, [rX, #CI_CURLWP]
87 #elif defined (TPIDRPRW_IS_CURLWP)
88 #define GET_CURLWP(rX) mrc p15, 0, rX, c13, c0, 4
89 #define GET_CURCPU(rX) GET_CURLWP(rX); ldr rX, [rX, #L_CPU]
90 #elif !defined(MULTIPROCESSOR)
91 #define GET_CURCPU(rX) ldr rX, =_C_LABEL(cpu_info_store)
92 #define GET_CURLWP(rX) GET_CURCPU(rX); ldr rX, [rX, #CI_CURLWP]
93 #endif
94 #define GET_CURPCB(rX) GET_CURLWP(rX); ldr rX, [rX, #L_PCB]
95
96 #else /* !_LOCORE */
97
98 #include <arm/cpufunc.h>
99
100 #ifdef __PROG32
101 #define IRQdisable __set_cpsr_c(I32_bit, I32_bit);
102 #define IRQenable __set_cpsr_c(I32_bit, 0);
103 #else
104 #define IRQdisable set_r15(R15_IRQ_DISABLE, R15_IRQ_DISABLE);
105 #define IRQenable set_r15(R15_IRQ_DISABLE, 0);
106 #endif
107
108 /*
109 * Validate a PC or PSR for a user process. Used by various system calls
110 * that take a context passed by the user and restore it.
111 */
112
113 #ifdef __PROG32
114 #define VALID_R15_PSR(r15,psr) \
115 (((psr) & PSR_MODE) == PSR_USR32_MODE && \
116 ((psr) & (I32_bit | F32_bit)) == 0)
117 #else
118 #define VALID_R15_PSR(r15,psr) \
119 (((r15) & R15_MODE) == R15_MODE_USR && \
120 ((r15) & (R15_IRQ_DISABLE | R15_FIQ_DISABLE)) == 0)
121 #endif
122
123
124
125 /* The address of the vector page. */
126 extern vaddr_t vector_page;
127 #ifdef __PROG32
128 void arm32_vector_init(vaddr_t, int);
129
130 #define ARM_VEC_RESET (1 << 0)
131 #define ARM_VEC_UNDEFINED (1 << 1)
132 #define ARM_VEC_SWI (1 << 2)
133 #define ARM_VEC_PREFETCH_ABORT (1 << 3)
134 #define ARM_VEC_DATA_ABORT (1 << 4)
135 #define ARM_VEC_ADDRESS_EXCEPTION (1 << 5)
136 #define ARM_VEC_IRQ (1 << 6)
137 #define ARM_VEC_FIQ (1 << 7)
138
139 #define ARM_NVEC 8
140 #define ARM_VEC_ALL 0xffffffff
141 #endif /* __PROG32 */
142
143 #ifndef acorn26
144 /*
145 * cpu device glue (belongs in cpuvar.h)
146 */
147 void cpu_attach(device_t, cpuid_t);
148 #endif
149
150 /* 1 == use cpu_sleep(), 0 == don't */
151 extern int cpu_do_powersave;
152 extern int cpu_fpu_present;
153
154 #if !defined(CPU_ARMV7)
155 #define CPU_IS_ARMV7_P() false
156 #elif defined(CPU_ARMV6) || defined(CPU_PRE_ARMV6)
157 extern bool cpu_armv7_p;
158 #define CPU_IS_ARMV7_P() (cpu_armv7_p)
159 #else
160 #define CPU_IS_ARMV7_P() true
161 #endif
162
163 /*
164 * Random cruft
165 */
166
167 struct lwp;
168
169 /* locore.S */
170 void atomic_set_bit(u_int *, u_int);
171 void atomic_clear_bit(u_int *, u_int);
172
173 /* cpuswitch.S */
174 struct pcb;
175 void savectx(struct pcb *);
176
177 /* ast.c */
178 void userret(struct lwp *);
179
180 /* *_machdep.c */
181 void bootsync(void);
182
183 /* fault.c */
184 int badaddr_read(void *, size_t, void *);
185
186 /* syscall.c */
187 void swi_handler(trapframe_t *);
188
189 /* arm_machdep.c */
190 void ucas_ras_check(trapframe_t *);
191
192 /* vfp_init.c */
193 void vfp_attach(void);
194 void vfp_discardcontext(void);
195 void vfp_savecontext(void);
196 void vfp_kernel_acquire(void);
197 void vfp_kernel_release(void);
198 extern const pcu_ops_t arm_vfp_ops;
199
200 #endif /* !_LOCORE */
201
202 #endif /* !_ARM_LOCORE_H_ */
203