mvsocreg.h revision 1.8 1 1.8 kiyohara /* $NetBSD: mvsocreg.h,v 1.8 2013/12/23 04:12:09 kiyohara Exp $ */
2 1.1 kiyohara /*
3 1.1 kiyohara * Copyright (c) 2007, 2008 KIYOHARA Takashi
4 1.1 kiyohara * All rights reserved.
5 1.1 kiyohara *
6 1.1 kiyohara * Redistribution and use in source and binary forms, with or without
7 1.1 kiyohara * modification, are permitted provided that the following conditions
8 1.1 kiyohara * are met:
9 1.1 kiyohara * 1. Redistributions of source code must retain the above copyright
10 1.1 kiyohara * notice, this list of conditions and the following disclaimer.
11 1.1 kiyohara * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 kiyohara * notice, this list of conditions and the following disclaimer in the
13 1.1 kiyohara * documentation and/or other materials provided with the distribution.
14 1.1 kiyohara *
15 1.1 kiyohara * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
16 1.1 kiyohara * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
17 1.1 kiyohara * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
18 1.1 kiyohara * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
19 1.1 kiyohara * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
20 1.1 kiyohara * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
21 1.1 kiyohara * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
22 1.1 kiyohara * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
23 1.1 kiyohara * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
24 1.1 kiyohara * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
25 1.1 kiyohara * POSSIBILITY OF SUCH DAMAGE.
26 1.1 kiyohara */
27 1.1 kiyohara
28 1.1 kiyohara #ifndef _MVSOCREG_H_
29 1.1 kiyohara #define _MVSOCREG_H_
30 1.1 kiyohara
31 1.1 kiyohara #define MVSOC_UNITID_MASK 0xf
32 1.1 kiyohara #define MVSOC_UNITID_DDR 0x0 /* DDR registers */
33 1.1 kiyohara #define MVSOC_UNITID_DEVBUS 0x1 /* Device Bus registers */
34 1.1 kiyohara #define MVSOC_UNITID_MLMB 0x2 /* Mbus-L to Mbus Bridge reg */
35 1.1 kiyohara #define MVSOC_UNITID_PEX 0x4 /* PCI Express Interface reg */
36 1.1 kiyohara
37 1.1 kiyohara
38 1.1 kiyohara /*
39 1.1 kiyohara * Physical address of integrated peripherals
40 1.1 kiyohara */
41 1.1 kiyohara
42 1.1 kiyohara #define UNITID2PHYS(uid) ((MVSOC_UNITID_ ## uid) << 16)
43 1.1 kiyohara
44 1.1 kiyohara /*
45 1.1 kiyohara * DDR SDRAM Controller Registers
46 1.1 kiyohara */
47 1.1 kiyohara #define MVSOC_DDR_BASE (UNITID2PHYS(DDR)) /* 0x00000 */
48 1.1 kiyohara
49 1.1 kiyohara /* DDR SDRAM Contriller Address Decode Registers */
50 1.1 kiyohara #define MVSOC_DSC_BASE 0x01500 /* DDR SDRAM Ctrl Addr Reg */
51 1.1 kiyohara #define MVSOC_DSC_NCS 4
52 1.1 kiyohara #define MVSOC_DSC_CSBAR(x) ((x) * 8)
53 1.1 kiyohara #define MVSOC_DSC_CSBAR_BASE_MASK 0xff000000
54 1.1 kiyohara #define MVSOC_DSC_CSSR(x) ((x) * 8 + 4)
55 1.1 kiyohara #define MVSOC_DSC_CSSR_WINEN 0x00000001
56 1.1 kiyohara #define MVSOC_DSC_CSSR_SIZE_MASK 0xff000000
57 1.1 kiyohara
58 1.4 rkujawa /*
59 1.1 kiyohara * Device Bus
60 1.1 kiyohara */
61 1.1 kiyohara #define MVSOC_DEVBUS_BASE (UNITID2PHYS(DEVBUS)) /* 0x10000 */
62 1.1 kiyohara
63 1.1 kiyohara /*
64 1.1 kiyohara * General Purpose Port Registers
65 1.1 kiyohara */
66 1.6 kiyohara #define MVSOC_GPP_BASE (MVSOC_DEVBUS_BASE + 0x0100)
67 1.1 kiyohara
68 1.1 kiyohara /*
69 1.1 kiyohara * Two-Wire Serial Interface Registers
70 1.1 kiyohara */
71 1.6 kiyohara #define MVSOC_TWSI_BASE (MVSOC_DEVBUS_BASE + 0x1000)
72 1.1 kiyohara
73 1.1 kiyohara /*
74 1.1 kiyohara * UART Interface Registers
75 1.1 kiyohara */
76 1.6 kiyohara /* NS16550 compatible */
77 1.6 kiyohara #define MVSOC_COM0_BASE (MVSOC_DEVBUS_BASE + 0x2000)
78 1.6 kiyohara #define MVSOC_COM1_BASE (MVSOC_DEVBUS_BASE + 0x2100)
79 1.6 kiyohara
80 1.6 kiyohara /*
81 1.1 kiyohara * Mbus-L to Mbus Bridge Registers
82 1.1 kiyohara */
83 1.1 kiyohara #define MVSOC_MLMB_BASE (UNITID2PHYS(MLMB)) /* 0x20000 */
84 1.1 kiyohara
85 1.1 kiyohara /* CPU Address Map Registers */
86 1.4 rkujawa #define MVSOC_MLMB_WCR(w) ((w) < 8 ? ((w) << 4) + 0x0 :\
87 1.4 rkujawa (((w) - 8) << 3) + 0x90)
88 1.1 kiyohara #define MVSOC_MLMB_WCR_WINEN (1 << 0)
89 1.1 kiyohara #define MVSOC_MLMB_WCR_TARGET(t) (((t) & 0xf) << 4)
90 1.1 kiyohara #define MVSOC_MLMB_WCR_ATTR(a) (((a) & 0xff) << 8)
91 1.1 kiyohara #define MVSOC_MLMB_WCR_SIZE_MASK 0xffff0000
92 1.1 kiyohara #define MVSOC_MLMB_WCR_SIZE(s) (((s) - 1) & MVSOC_MLMB_WCR_SIZE_MASK)
93 1.4 rkujawa #define MVSOC_MLMB_WBR(w) ((w) < 8 ? ((w) << 4) + 0x4 :\
94 1.4 rkujawa (((w) - 8) << 3) + 0x94)
95 1.1 kiyohara #define MVSOC_MLMB_WBR_BASE_MASK 0xffff0000
96 1.1 kiyohara #define MVSOC_MLMB_WRLR(w) (((w) << 4) + 0x8)
97 1.1 kiyohara #define MVSOC_MLMB_WRLR_REMAP_MASK 0xffff0000
98 1.1 kiyohara #define MVSOC_MLMB_WRHR(w) (((w) << 4) + 0xc)
99 1.1 kiyohara #define MVSOC_MLMB_IRBAR 0x080 /* Internal regs Base Address */
100 1.1 kiyohara #define MVSOC_MLMB_IRBAR_BASE_MASK 0xfff00000
101 1.1 kiyohara
102 1.1 kiyohara /* CPU Control and Status Registers */
103 1.1 kiyohara #define MVSOC_MLMB_CPUCR 0x100 /* CPU Configuration Register */
104 1.1 kiyohara #define MVSOC_MLMB_CPUCSR 0x104 /* CPU Control/Status Register*/
105 1.1 kiyohara #define MVSOC_MLMB_RSTOUTNMASKR 0x108 /* RSTOUTn Mask Register */
106 1.4 rkujawa #define MVSOC_MLMB_RSTOUTNMASKR_SOFTRSTOUTEN (1 << 2)
107 1.6 kiyohara #define MVSOC_MLMB_RSTOUTNMASKR_WDRSTOUTEN (1 << 1)
108 1.2 jakllsch #define MVSOC_MLMB_RSTOUTNMASKR_PEXRSTOUTEN (1 << 0)
109 1.6 kiyohara #define MVSOC_MLMB_SSRR 0x10c /* System Soft Reset Register */
110 1.2 jakllsch #define MVSOC_MLMB_SSRR_SYSTEMSOFTRST (1 << 0)
111 1.1 kiyohara #define MVSOC_MLMB_MLMBICR 0x110 /*Mb-L to Mb Bridge Intr Cause*/
112 1.1 kiyohara #define MVSOC_MLMB_MLMBIMR 0x114 /*Mb-L to Mb Bridge Intr Mask */
113 1.1 kiyohara
114 1.3 msaitoh #define MVSOC_MLMB_CLKGATING 0x11c /* Clock Gating Control */
115 1.8 kiyohara #define MVSOC_MLMB_CLKGATING_LNR (1 << 13) /* Load New Ratio */
116 1.8 kiyohara #define MVSOC_MLMB_CLKGATING_GPH (1 << 12) /* Go To Power Half */
117 1.8 kiyohara #define MVSOC_MLMB_CLKGATING_GPS (1 << 11) /* Go To Power Save */
118 1.8 kiyohara #define MVSOC_MLMB_CLKGATING_CR (1 << 10) /* Production Realignment */
119 1.3 msaitoh #define MVSOC_MLMB_CLKGATING_BIT(n) (1 << (n))
120 1.3 msaitoh
121 1.1 kiyohara #define MVSOC_MLMB_L2CFG 0x128 /* L2 Cache Config */
122 1.1 kiyohara
123 1.4 rkujawa /* Coherent Fabric Control and Status */
124 1.4 rkujawa #define MVSOC_MLMB_COHERENCY_FABRIC_CTRL 0x200
125 1.4 rkujawa #define MVSOC_MLMB_COHERENCY_FABRIC_CFG 0x204
126 1.4 rkujawa
127 1.4 rkujawa /* CIB registers offsets */
128 1.4 rkujawa #define MVSOC_MLMB_CIB_CTRL_CFG 0x280
129 1.4 rkujawa
130 1.6 kiyohara #define MVSOC_TMR_BASE (MVSOC_MLMB_BASE + 0x0300)
131 1.1 kiyohara
132 1.1 kiyohara /* CPU Doorbell Registers */
133 1.1 kiyohara #define MVSOC_MLMB_H2CDR 0x400 /* Host-to-CPU Doorbell */
134 1.1 kiyohara #define MVSOC_MLMB_H2CDMR 0x404 /* Host-to-CPU Doorbell Mask */
135 1.1 kiyohara #define MVSOC_MLMB_C2HDR 0x408 /* CPU-to-Host Doorbell */
136 1.1 kiyohara #define MVSOC_MLMB_C2HDMR 0x40c /* CPU-to-Host Doorbell Mask */
137 1.1 kiyohara
138 1.1 kiyohara /* Local to System Bridge Interrupt {Cause,Mask} Register bits */
139 1.1 kiyohara #define MVSOC_MLMB_MLMBI_CPUSELFINT 0
140 1.1 kiyohara #define MVSOC_MLMB_MLMBI_CPUTIMER0INTREQ 1
141 1.1 kiyohara #define MVSOC_MLMB_MLMBI_CPUTIMER1INTREQ 2
142 1.1 kiyohara #define MVSOC_MLMB_MLMBI_CPUWDTIMERINTREQ 3
143 1.1 kiyohara #define MVSOC_MLMB_MLMBI_ACCESSERR 4
144 1.1 kiyohara #define MVSOC_MLMB_MLMBI_BIT64ERR 5
145 1.5 kiyohara #define MVSOC_MLMB_MLMBI_CPUTIMER2INTREQ 6
146 1.5 kiyohara #define MVSOC_MLMB_MLMBI_CPUTIMER3INTREQ 7
147 1.1 kiyohara
148 1.5 kiyohara #define MVSOC_MLMB_MLMBI_NIRQ 8
149 1.1 kiyohara
150 1.1 kiyohara /*
151 1.1 kiyohara * PCI-Express Interface Registers
152 1.1 kiyohara */
153 1.1 kiyohara #define MVSOC_PEX_BASE (UNITID2PHYS(PEX)) /* 0x40000 */
154 1.1 kiyohara
155 1.1 kiyohara #endif /* _MVSOCREG_H_ */
156