Home | History | Annotate | Line # | Download | only in marvell
mvsoctmrreg.h revision 1.4
      1  1.4  kiyohara /*	$NetBSD: mvsoctmrreg.h,v 1.4 2014/02/17 05:11:25 kiyohara Exp $	*/
      2  1.1  kiyohara /*
      3  1.1  kiyohara  * Copyright (c) 2007 KIYOHARA Takashi
      4  1.1  kiyohara  * All rights reserved.
      5  1.1  kiyohara  *
      6  1.1  kiyohara  * Redistribution and use in source and binary forms, with or without
      7  1.1  kiyohara  * modification, are permitted provided that the following conditions
      8  1.1  kiyohara  * are met:
      9  1.1  kiyohara  * 1. Redistributions of source code must retain the above copyright
     10  1.1  kiyohara  *    notice, this list of conditions and the following disclaimer.
     11  1.1  kiyohara  * 2. Redistributions in binary form must reproduce the above copyright
     12  1.1  kiyohara  *    notice, this list of conditions and the following disclaimer in the
     13  1.1  kiyohara  *    documentation and/or other materials provided with the distribution.
     14  1.1  kiyohara  *
     15  1.1  kiyohara  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     16  1.1  kiyohara  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
     17  1.1  kiyohara  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
     18  1.1  kiyohara  * DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
     19  1.1  kiyohara  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     20  1.1  kiyohara  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     21  1.1  kiyohara  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     22  1.1  kiyohara  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
     23  1.1  kiyohara  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
     24  1.1  kiyohara  * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     25  1.1  kiyohara  * POSSIBILITY OF SUCH DAMAGE.
     26  1.1  kiyohara  */
     27  1.1  kiyohara #ifndef _MVSOCTMRREG_H_
     28  1.1  kiyohara #define _MVSOCTMRREG_H_
     29  1.1  kiyohara 
     30  1.1  kiyohara #define MVSOCTMR_SIZE		0x100
     31  1.1  kiyohara 
     32  1.1  kiyohara #define MVSOCTMR_CTCR		0x00		/* CPU Timers Control */
     33  1.2   rkujawa #define MVSOCTMR_TESR		0x04		/* CPU Timers Event Status */
     34  1.1  kiyohara #define MVSOCTMR_RELOAD(n)	(0x10 + (n) * 8)/* CPU Timer(n) Reload */
     35  1.1  kiyohara #define MVSOCTMR_TIMER(n)	(0x14 + (n) * 8)/* CPU Timer(n) */
     36  1.1  kiyohara 
     37  1.1  kiyohara #define MVSOCTMR_TIMER0		0
     38  1.1  kiyohara #define MVSOCTMR_TIMER1		1
     39  1.1  kiyohara #define MVSOCTMR_WATCHDOG	2
     40  1.3  kiyohara #define MVSOCTMR_TIMER2		4	/* Discovery Innovation only */
     41  1.3  kiyohara #define MVSOCTMR_TIMER3		5	/* Discovery Innovation only */
     42  1.1  kiyohara 
     43  1.1  kiyohara /* CPU Timers Control Register (MVSOCTMR_CTCR) */
     44  1.2   rkujawa #define MVSOCTMR_CTCR_CPUTIMEREN(n)	(1 << ((n) * 2))
     45  1.2   rkujawa #define MVSOCTMR_CTCR_CPUTIMERAUTO(n)	(1 << ((n) * 2 + 1))
     46  1.4  kiyohara #define MVSOCTMR_CTCR_25MHZEN(n)	(1 << ((n) + 11)) /* Armada XP only */
     47  1.1  kiyohara 
     48  1.1  kiyohara #endif	/* !_MVSOCTMRREG_H_ */
     49