pci_machdep.c revision 1.3 1 1.3 matt /* $NetBSD: pci_machdep.c,v 1.3 2012/09/07 03:05:12 matt Exp $ */
2 1.1 kiyohara /*
3 1.1 kiyohara * Copyright (c) 2008 KIYOHARA Takashi
4 1.1 kiyohara * All rights reserved.
5 1.1 kiyohara *
6 1.1 kiyohara * Redistribution and use in source and binary forms, with or without
7 1.1 kiyohara * modification, are permitted provided that the following conditions
8 1.1 kiyohara * are met:
9 1.1 kiyohara * 1. Redistributions of source code must retain the above copyright
10 1.1 kiyohara * notice, this list of conditions and the following disclaimer.
11 1.1 kiyohara * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 kiyohara * notice, this list of conditions and the following disclaimer in the
13 1.1 kiyohara * documentation and/or other materials provided with the distribution.
14 1.1 kiyohara *
15 1.1 kiyohara * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
16 1.1 kiyohara * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
17 1.1 kiyohara * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
18 1.1 kiyohara * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
19 1.1 kiyohara * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
20 1.1 kiyohara * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
21 1.1 kiyohara * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
22 1.1 kiyohara * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
23 1.1 kiyohara * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
24 1.1 kiyohara * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
25 1.1 kiyohara * POSSIBILITY OF SUCH DAMAGE.
26 1.1 kiyohara */
27 1.1 kiyohara
28 1.1 kiyohara #include <sys/cdefs.h>
29 1.3 matt __KERNEL_RCSID(0, "$NetBSD: pci_machdep.c,v 1.3 2012/09/07 03:05:12 matt Exp $");
30 1.1 kiyohara
31 1.1 kiyohara #include "opt_mvsoc.h"
32 1.1 kiyohara #include "gtpci.h"
33 1.1 kiyohara #include "mvpex.h"
34 1.1 kiyohara #include "pci.h"
35 1.1 kiyohara
36 1.1 kiyohara #include <sys/param.h>
37 1.1 kiyohara #include <sys/device.h>
38 1.1 kiyohara #include <sys/extent.h>
39 1.1 kiyohara
40 1.1 kiyohara #include <dev/pci/pcivar.h>
41 1.1 kiyohara #include <dev/pci/pciconf.h>
42 1.1 kiyohara
43 1.1 kiyohara #include <arm/marvell/mvsocreg.h>
44 1.1 kiyohara #include <arm/marvell/mvsocvar.h>
45 1.1 kiyohara #include <arm/marvell/mvsocgppvar.h>
46 1.1 kiyohara #if NGTPCI > 0
47 1.1 kiyohara #include <dev/marvell/gtpcireg.h>
48 1.1 kiyohara #include <dev/marvell/gtpcivar.h>
49 1.1 kiyohara #endif
50 1.1 kiyohara #if NMVPEX > 0
51 1.1 kiyohara #include <dev/marvell/mvpexreg.h>
52 1.1 kiyohara #include <dev/marvell/mvpexvar.h>
53 1.1 kiyohara #endif
54 1.1 kiyohara
55 1.1 kiyohara #include <machine/pci_machdep.h>
56 1.1 kiyohara
57 1.1 kiyohara #if defined(ORION)
58 1.1 kiyohara #include <arm/marvell/orionreg.h>
59 1.1 kiyohara #endif
60 1.1 kiyohara #if defined(KIRKWOOD)
61 1.1 kiyohara #include <arm/marvell/kirkwoodreg.h>
62 1.1 kiyohara #endif
63 1.1 kiyohara #include <dev/marvell/marvellreg.h>
64 1.1 kiyohara
65 1.1 kiyohara
66 1.1 kiyohara #if NGTPCI > 0
67 1.1 kiyohara #if NGTPCI_MBUS > 0
68 1.1 kiyohara static pcireg_t gtpci_mbus_conf_read(void *, pcitag_t, int);
69 1.1 kiyohara static void gtpci_mbus_conf_write(void *, pcitag_t, int, pcireg_t);
70 1.1 kiyohara #endif
71 1.2 dyoung static int gtpci_gpp_intr_map(const struct pci_attach_args *,
72 1.2 dyoung pci_intr_handle_t *);
73 1.1 kiyohara static const char *gtpci_gpp_intr_string(void *, pci_intr_handle_t);
74 1.1 kiyohara static const struct evcnt *gtpci_gpp_intr_evcnt(void *, pci_intr_handle_t);
75 1.1 kiyohara static void *gtpci_gpp_intr_establish(void *, pci_intr_handle_t, int, int (*)(void *), void *);
76 1.1 kiyohara static void gtpci_gpp_intr_disestablish(void *, void *);
77 1.1 kiyohara
78 1.1 kiyohara struct arm32_pci_chipset arm32_gtpci_chipset = {
79 1.1 kiyohara NULL, /* conf_v */
80 1.1 kiyohara gtpci_attach_hook,
81 1.1 kiyohara gtpci_bus_maxdevs,
82 1.1 kiyohara gtpci_make_tag,
83 1.1 kiyohara gtpci_decompose_tag,
84 1.1 kiyohara #if NGTPCI_MBUS > 0
85 1.1 kiyohara gtpci_mbus_conf_read, /* XXXX: always this functions */
86 1.1 kiyohara gtpci_mbus_conf_write,
87 1.1 kiyohara #else
88 1.1 kiyohara gtpci_conf_read,
89 1.1 kiyohara gtpci_conf_write,
90 1.1 kiyohara #endif
91 1.1 kiyohara NULL, /* intr_v */
92 1.1 kiyohara gtpci_gpp_intr_map,
93 1.1 kiyohara gtpci_gpp_intr_string,
94 1.1 kiyohara gtpci_gpp_intr_evcnt,
95 1.1 kiyohara gtpci_gpp_intr_establish,
96 1.1 kiyohara gtpci_gpp_intr_disestablish,
97 1.1 kiyohara #ifdef __HAVE_PCI_CONF_HOOK
98 1.1 kiyohara gtpci_conf_hook,
99 1.1 kiyohara #endif
100 1.3 matt gtpci_conf_interrupt,
101 1.1 kiyohara };
102 1.1 kiyohara #endif
103 1.1 kiyohara
104 1.1 kiyohara #if NMVPEX > 0
105 1.1 kiyohara #if NMVPEX_MBUS > 0
106 1.1 kiyohara static pcireg_t mvpex_mbus_conf_read(void *, pcitag_t, int);
107 1.1 kiyohara #endif
108 1.1 kiyohara
109 1.1 kiyohara struct arm32_pci_chipset arm32_mvpex0_chipset = {
110 1.1 kiyohara NULL, /* conf_v */
111 1.1 kiyohara mvpex_attach_hook,
112 1.1 kiyohara mvpex_bus_maxdevs,
113 1.1 kiyohara mvpex_make_tag,
114 1.1 kiyohara mvpex_decompose_tag,
115 1.1 kiyohara #if NMVPEX_MBUS > 0
116 1.1 kiyohara mvpex_mbus_conf_read, /* XXXX: always this functions */
117 1.1 kiyohara #else
118 1.1 kiyohara mvpex_conf_read,
119 1.1 kiyohara #endif
120 1.1 kiyohara mvpex_conf_write,
121 1.1 kiyohara NULL, /* intr_v */
122 1.1 kiyohara mvpex_intr_map,
123 1.1 kiyohara mvpex_intr_string,
124 1.1 kiyohara mvpex_intr_evcnt,
125 1.1 kiyohara mvpex_intr_establish,
126 1.1 kiyohara mvpex_intr_disestablish,
127 1.1 kiyohara #ifdef __HAVE_PCI_CONF_HOOK
128 1.1 kiyohara mvpex_conf_hook,
129 1.1 kiyohara #endif
130 1.1 kiyohara };
131 1.1 kiyohara struct arm32_pci_chipset arm32_mvpex1_chipset = {
132 1.1 kiyohara NULL, /* conf_v */
133 1.1 kiyohara mvpex_attach_hook,
134 1.1 kiyohara mvpex_bus_maxdevs,
135 1.1 kiyohara mvpex_make_tag,
136 1.1 kiyohara mvpex_decompose_tag,
137 1.1 kiyohara #if NMVPEX_MBUS > 0
138 1.1 kiyohara mvpex_mbus_conf_read, /* XXXX: always this functions */
139 1.1 kiyohara #else
140 1.1 kiyohara mvpex_conf_read,
141 1.1 kiyohara #endif
142 1.1 kiyohara mvpex_conf_write,
143 1.1 kiyohara NULL, /* intr_v */
144 1.1 kiyohara mvpex_intr_map,
145 1.1 kiyohara mvpex_intr_string,
146 1.1 kiyohara mvpex_intr_evcnt,
147 1.1 kiyohara mvpex_intr_establish,
148 1.1 kiyohara mvpex_intr_disestablish,
149 1.1 kiyohara #ifdef __HAVE_PCI_CONF_HOOK
150 1.1 kiyohara mvpex_conf_hook,
151 1.1 kiyohara #endif
152 1.3 matt mvpex_conf_interrupt,
153 1.1 kiyohara };
154 1.1 kiyohara #endif
155 1.1 kiyohara
156 1.1 kiyohara
157 1.1 kiyohara void
158 1.3 matt gtpci_conf_interrupt(void *v, int bus, int dev, int pin, int swiz, int *iline)
159 1.1 kiyohara {
160 1.1 kiyohara
161 1.1 kiyohara /* nothing */
162 1.1 kiyohara }
163 1.1 kiyohara
164 1.1 kiyohara
165 1.1 kiyohara #if NGTPCI > 0
166 1.1 kiyohara #if NGTPCI_MBUS > 0
167 1.1 kiyohara #define GTPCI_MBUS_CA 0x0c78 /* Configuration Address */
168 1.1 kiyohara #define GTPCI_MBUS_CD 0x0c7c /* Configuration Data */
169 1.1 kiyohara
170 1.1 kiyohara static pcireg_t
171 1.1 kiyohara gtpci_mbus_conf_read(void *v, pcitag_t tag, int reg)
172 1.1 kiyohara {
173 1.1 kiyohara struct gtpci_softc *sc = v;
174 1.1 kiyohara const pcireg_t addr = tag | reg;
175 1.1 kiyohara
176 1.1 kiyohara bus_space_write_4(sc->sc_iot, sc->sc_ioh, GTPCI_MBUS_CA,
177 1.1 kiyohara addr | GTPCI_CA_CONFIGEN);
178 1.1 kiyohara if ((addr | GTPCI_CA_CONFIGEN) !=
179 1.1 kiyohara bus_space_read_4(sc->sc_iot, sc->sc_ioh, GTPCI_MBUS_CA))
180 1.1 kiyohara return -1;
181 1.1 kiyohara
182 1.1 kiyohara return bus_space_read_4(sc->sc_iot, sc->sc_ioh, GTPCI_MBUS_CD);
183 1.1 kiyohara }
184 1.1 kiyohara
185 1.1 kiyohara static void
186 1.1 kiyohara gtpci_mbus_conf_write(void *v, pcitag_t tag, int reg, pcireg_t data)
187 1.1 kiyohara {
188 1.1 kiyohara struct gtpci_softc *sc = v;
189 1.1 kiyohara pcireg_t addr = tag | (reg & 0xfc);
190 1.1 kiyohara
191 1.1 kiyohara bus_space_write_4(sc->sc_iot, sc->sc_ioh, GTPCI_MBUS_CA,
192 1.1 kiyohara addr | GTPCI_CA_CONFIGEN);
193 1.1 kiyohara if ((addr | GTPCI_CA_CONFIGEN) !=
194 1.1 kiyohara bus_space_read_4(sc->sc_iot, sc->sc_ioh, GTPCI_MBUS_CA))
195 1.1 kiyohara return;
196 1.1 kiyohara
197 1.1 kiyohara bus_space_write_4(sc->sc_iot, sc->sc_ioh, GTPCI_MBUS_CD, data);
198 1.1 kiyohara }
199 1.1 kiyohara #endif /* NGTPCI_MBUS */
200 1.1 kiyohara
201 1.1 kiyohara /*
202 1.1 kiyohara * We assume to use GPP interrupt as PCI interrupts.
203 1.1 kiyohara * pci_intr_map() shall returns number of GPP between 0 and 31. However
204 1.1 kiyohara * returns 0xff, because we do not know the connected pin number for GPP
205 1.1 kiyohara * of your board.
206 1.1 kiyohara * pci_intr_string() shall returns string "gpp <num>".
207 1.1 kiyohara * pci_intr_establish() established interrupt in the pin of all GPP.
208 1.1 kiyohara * Moreover, the return value will be disregarded. For instance, the
209 1.1 kiyohara * setting for interrupt is not done.
210 1.1 kiyohara */
211 1.1 kiyohara
212 1.1 kiyohara /* ARGSUSED */
213 1.1 kiyohara static int
214 1.2 dyoung gtpci_gpp_intr_map(const struct pci_attach_args *pa, pci_intr_handle_t *ihp)
215 1.1 kiyohara {
216 1.1 kiyohara
217 1.1 kiyohara *ihp = pa->pa_intrpin;
218 1.1 kiyohara return 0;
219 1.1 kiyohara }
220 1.1 kiyohara
221 1.1 kiyohara /* ARGSUSED */
222 1.1 kiyohara static const char *
223 1.1 kiyohara gtpci_gpp_intr_string(void *v, pci_intr_handle_t pin)
224 1.1 kiyohara {
225 1.1 kiyohara struct gtpci_softc *sc = v;
226 1.1 kiyohara prop_array_t int2gpp;
227 1.1 kiyohara prop_object_t gpp;
228 1.1 kiyohara static char intrstr[8];
229 1.1 kiyohara
230 1.1 kiyohara int2gpp = prop_dictionary_get(device_properties(sc->sc_dev), "int2gpp");
231 1.1 kiyohara gpp = prop_array_get(int2gpp, pin);
232 1.1 kiyohara sprintf(intrstr, "gpp %d", (int)prop_number_integer_value(gpp));
233 1.1 kiyohara
234 1.1 kiyohara return intrstr;
235 1.1 kiyohara }
236 1.1 kiyohara
237 1.1 kiyohara /* ARGSUSED */
238 1.1 kiyohara static const struct evcnt *
239 1.1 kiyohara gtpci_gpp_intr_evcnt(void *v, pci_intr_handle_t pin)
240 1.1 kiyohara {
241 1.1 kiyohara
242 1.1 kiyohara return NULL;
243 1.1 kiyohara }
244 1.1 kiyohara
245 1.1 kiyohara static void *
246 1.1 kiyohara gtpci_gpp_intr_establish(void *v, pci_intr_handle_t int_pin, int ipl,
247 1.1 kiyohara int (*intrhand)(void *), void *intrarg)
248 1.1 kiyohara {
249 1.1 kiyohara struct gtpci_softc *sc = v;
250 1.1 kiyohara prop_array_t int2gpp;
251 1.1 kiyohara prop_object_t gpp;
252 1.1 kiyohara int gpp_pin;
253 1.1 kiyohara
254 1.1 kiyohara int2gpp = prop_dictionary_get(device_properties(sc->sc_dev), "int2gpp");
255 1.1 kiyohara gpp = prop_array_get(int2gpp, int_pin);
256 1.1 kiyohara gpp_pin = prop_number_integer_value(gpp);
257 1.1 kiyohara return mvsocgpp_intr_establish(gpp_pin, ipl, 0, intrhand, intrarg);
258 1.1 kiyohara }
259 1.1 kiyohara
260 1.1 kiyohara static void
261 1.1 kiyohara gtpci_gpp_intr_disestablish(void *v, void *ih)
262 1.1 kiyohara {
263 1.1 kiyohara
264 1.1 kiyohara mvsocgpp_intr_disestablish(ih);
265 1.1 kiyohara }
266 1.1 kiyohara #endif
267 1.1 kiyohara
268 1.1 kiyohara #if NMVPEX_MBUS > 0
269 1.1 kiyohara static pcireg_t
270 1.1 kiyohara mvpex_mbus_conf_read(void *v, pcitag_t tag, int reg)
271 1.1 kiyohara {
272 1.1 kiyohara struct mvpex_softc *sc = v;
273 1.1 kiyohara pcireg_t addr, data, pci_cs;
274 1.1 kiyohara uint32_t stat;
275 1.1 kiyohara int bus, dev, func, pexbus, pexdev;
276 1.1 kiyohara
277 1.1 kiyohara mvpex_decompose_tag(v, tag, &bus, &dev, &func);
278 1.1 kiyohara
279 1.1 kiyohara stat = bus_space_read_4(sc->sc_iot, sc->sc_ioh, MVPEX_STAT);
280 1.1 kiyohara pexbus = MVPEX_STAT_PEXBUSNUM(stat);
281 1.1 kiyohara pexdev = MVPEX_STAT_PEXDEVNUM(stat);
282 1.1 kiyohara if (bus != pexbus || dev != pexdev)
283 1.1 kiyohara if (stat & MVPEX_STAT_DLDOWN)
284 1.1 kiyohara return -1;
285 1.1 kiyohara
286 1.1 kiyohara if (bus == pexbus) {
287 1.1 kiyohara if (pexdev == 0) {
288 1.1 kiyohara if (dev != 1 && dev != pexdev)
289 1.1 kiyohara return -1;
290 1.1 kiyohara } else {
291 1.1 kiyohara if (dev != 0 && dev != pexdev)
292 1.1 kiyohara return -1;
293 1.1 kiyohara }
294 1.1 kiyohara if (func != 0)
295 1.1 kiyohara return -1;
296 1.1 kiyohara }
297 1.1 kiyohara
298 1.1 kiyohara addr = ((reg & 0xf00) << 24) | tag | (reg & 0xfc);
299 1.1 kiyohara
300 1.1 kiyohara #if defined(ORION)
301 1.1 kiyohara /*
302 1.1 kiyohara * Guideline (GL# PCI Express-1) Erroneous Read Data on Configuration
303 1.1 kiyohara * This guideline is relevant for all devices except of the following
304 1.1 kiyohara * devices:
305 1.1 kiyohara * 88F5281-BO and above, and 88F5181L-A0 and above
306 1.1 kiyohara */
307 1.1 kiyohara if ((bus != pexbus || dev != pexdev) &&
308 1.1 kiyohara !(sc->sc_model == MARVELL_ORION_2_88F5281 && sc->sc_rev == 1) &&
309 1.1 kiyohara !(sc->sc_model == MARVELL_ORION_1_88F5181 && sc->sc_rev == 8)) {
310 1.1 kiyohara
311 1.1 kiyohara /* PCI-Express configuration read work-around */
312 1.1 kiyohara /*
313 1.1 kiyohara * We will use one of the Punit (AHBToMbus) windows to
314 1.1 kiyohara * access the xbar and read the data from there
315 1.1 kiyohara *
316 1.1 kiyohara * Need to configure the 2 free Punit (AHB to MBus bridge)
317 1.1 kiyohara * address decoding windows:
318 1.1 kiyohara * Configure the flash Window to handle Configuration space
319 1.1 kiyohara * requests for PEX0/1:
320 1.1 kiyohara *
321 1.1 kiyohara * Configuration transactions from the CPU should write/read
322 1.1 kiyohara * the data to/from address of the form:
323 1.1 kiyohara * addr[31:28]: 0x5 (for PEX0) or 0x6 (for PEX1)
324 1.1 kiyohara * addr[27:24]: extended register number
325 1.1 kiyohara * addr[23:16]: bus number
326 1.1 kiyohara * addr[15:11]: device number
327 1.1 kiyohara * addr[10: 8]: function number
328 1.1 kiyohara * addr[ 7: 0]: register number
329 1.1 kiyohara */
330 1.1 kiyohara
331 1.1 kiyohara struct mvsoc_softc *soc =
332 1.1 kiyohara device_private(device_parent(sc->sc_dev));;
333 1.1 kiyohara bus_space_handle_t pcicfg_ioh;
334 1.1 kiyohara uint32_t remapl, remaph, wc, pcicfg_addr, pcicfg_size;
335 1.1 kiyohara int window, target, attr, base, size, s;
336 1.1 kiyohara const int pex_pcicfg_tag =
337 1.1 kiyohara (sc->sc_model == MARVELL_ORION_1_88F1181) ?
338 1.1 kiyohara ORION_TAG_FLASH_CS : ORION_TAG_PEX0_MEM;
339 1.1 kiyohara
340 1.1 kiyohara window = mvsoc_target(pex_pcicfg_tag,
341 1.1 kiyohara &target, &attr, &base, &size);
342 1.1 kiyohara if (window >= nwindow) {
343 1.1 kiyohara aprint_error_dev(sc->sc_dev,
344 1.1 kiyohara "can't read pcicfg space\n");
345 1.1 kiyohara return -1;
346 1.1 kiyohara }
347 1.1 kiyohara
348 1.1 kiyohara s = splhigh();
349 1.1 kiyohara
350 1.1 kiyohara remapl = remaph = 0;
351 1.1 kiyohara if (window == 0 || window == 1) {
352 1.1 kiyohara remapl = read_mlmbreg(MVSOC_MLMB_WRLR(window));
353 1.1 kiyohara remaph = read_mlmbreg(MVSOC_MLMB_WRHR(window));
354 1.1 kiyohara }
355 1.1 kiyohara
356 1.1 kiyohara wc =
357 1.1 kiyohara MVSOC_MLMB_WCR_WINEN |
358 1.1 kiyohara MVSOC_MLMB_WCR_ATTR(ORION_ATTR_PEX_CFG) |
359 1.1 kiyohara MVSOC_MLMB_WCR_TARGET((soc->sc_addr + sc->sc_offset) >> 16);
360 1.1 kiyohara if (sc->sc_model == MARVELL_ORION_1_88F1181) {
361 1.1 kiyohara pcicfg_addr = base;
362 1.1 kiyohara pcicfg_size = size;
363 1.1 kiyohara } else if (sc->sc_model == MARVELL_ORION_1_88F5182) {
364 1.1 kiyohara #define PEX_PCICFG_RW_WA_BASE 0x50000000
365 1.1 kiyohara #define PEX_PCICFG_RW_WA_5182_BASE 0xf0000000
366 1.1 kiyohara #define PEX_PCICFG_RW_WA_SIZE (16 * 1024 * 1024)
367 1.1 kiyohara pcicfg_addr = PEX_PCICFG_RW_WA_5182_BASE;
368 1.1 kiyohara pcicfg_size = PEX_PCICFG_RW_WA_SIZE;
369 1.1 kiyohara } else {
370 1.1 kiyohara pcicfg_addr = PEX_PCICFG_RW_WA_BASE;
371 1.1 kiyohara pcicfg_size = PEX_PCICFG_RW_WA_SIZE;
372 1.1 kiyohara }
373 1.1 kiyohara write_mlmbreg(MVSOC_MLMB_WCR(window),
374 1.1 kiyohara wc | MVSOC_MLMB_WCR_SIZE(pcicfg_size));
375 1.1 kiyohara write_mlmbreg(MVSOC_MLMB_WBR(window), pcicfg_addr);
376 1.1 kiyohara
377 1.1 kiyohara if (window == 0 || window == 1) {
378 1.1 kiyohara write_mlmbreg(MVSOC_MLMB_WRLR(window), pcicfg_addr);
379 1.1 kiyohara write_mlmbreg(MVSOC_MLMB_WRHR(window), 0);
380 1.1 kiyohara }
381 1.1 kiyohara
382 1.1 kiyohara if (bus_space_map(sc->sc_iot, pcicfg_addr, pcicfg_size, 0,
383 1.1 kiyohara &pcicfg_ioh) == 0) {
384 1.1 kiyohara data = bus_space_read_4(sc->sc_iot, pcicfg_ioh, addr);
385 1.1 kiyohara bus_space_unmap(sc->sc_iot, pcicfg_ioh, pcicfg_size);
386 1.1 kiyohara } else
387 1.1 kiyohara data = -1;
388 1.1 kiyohara
389 1.1 kiyohara write_mlmbreg(MVSOC_MLMB_WCR(window),
390 1.1 kiyohara MVSOC_MLMB_WCR_WINEN |
391 1.1 kiyohara MVSOC_MLMB_WCR_ATTR(attr) |
392 1.1 kiyohara MVSOC_MLMB_WCR_TARGET(target) |
393 1.1 kiyohara MVSOC_MLMB_WCR_SIZE(size));
394 1.1 kiyohara write_mlmbreg(MVSOC_MLMB_WBR(window), base);
395 1.1 kiyohara if (window == 0 || window == 1) {
396 1.1 kiyohara write_mlmbreg(MVSOC_MLMB_WRLR(window), remapl);
397 1.1 kiyohara write_mlmbreg(MVSOC_MLMB_WRHR(window), remaph);
398 1.1 kiyohara }
399 1.1 kiyohara
400 1.1 kiyohara splx(s);
401 1.1 kiyohara #else
402 1.1 kiyohara if (0) {
403 1.1 kiyohara #endif
404 1.1 kiyohara } else {
405 1.1 kiyohara bus_space_write_4(sc->sc_iot, sc->sc_ioh, MVPEX_CA,
406 1.1 kiyohara addr | MVPEX_CA_CONFIGEN);
407 1.1 kiyohara if ((addr | MVPEX_CA_CONFIGEN) !=
408 1.1 kiyohara bus_space_read_4(sc->sc_iot, sc->sc_ioh, MVPEX_CA))
409 1.1 kiyohara return -1;
410 1.1 kiyohara
411 1.1 kiyohara pci_cs = bus_space_read_4(sc->sc_iot, sc->sc_ioh,
412 1.1 kiyohara PCI_COMMAND_STATUS_REG);
413 1.1 kiyohara bus_space_write_4(sc->sc_iot, sc->sc_ioh,
414 1.1 kiyohara PCI_COMMAND_STATUS_REG, pci_cs | PCI_STATUS_MASTER_ABORT);
415 1.1 kiyohara
416 1.1 kiyohara data = bus_space_read_4(sc->sc_iot, sc->sc_ioh, MVPEX_CD);
417 1.1 kiyohara }
418 1.1 kiyohara
419 1.1 kiyohara return data;
420 1.1 kiyohara }
421 1.1 kiyohara #endif
422