Home | History | Annotate | Line # | Download | only in marvell
pci_machdep.c revision 1.7
      1  1.7  christos /*	$NetBSD: pci_machdep.c,v 1.7 2014/03/29 19:28:26 christos Exp $	*/
      2  1.1  kiyohara /*
      3  1.1  kiyohara  * Copyright (c) 2008 KIYOHARA Takashi
      4  1.1  kiyohara  * All rights reserved.
      5  1.1  kiyohara  *
      6  1.1  kiyohara  * Redistribution and use in source and binary forms, with or without
      7  1.1  kiyohara  * modification, are permitted provided that the following conditions
      8  1.1  kiyohara  * are met:
      9  1.1  kiyohara  * 1. Redistributions of source code must retain the above copyright
     10  1.1  kiyohara  *    notice, this list of conditions and the following disclaimer.
     11  1.1  kiyohara  * 2. Redistributions in binary form must reproduce the above copyright
     12  1.1  kiyohara  *    notice, this list of conditions and the following disclaimer in the
     13  1.1  kiyohara  *    documentation and/or other materials provided with the distribution.
     14  1.1  kiyohara  *
     15  1.1  kiyohara  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     16  1.1  kiyohara  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
     17  1.1  kiyohara  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
     18  1.1  kiyohara  * DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
     19  1.1  kiyohara  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     20  1.1  kiyohara  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     21  1.1  kiyohara  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     22  1.1  kiyohara  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
     23  1.1  kiyohara  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
     24  1.1  kiyohara  * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     25  1.1  kiyohara  * POSSIBILITY OF SUCH DAMAGE.
     26  1.1  kiyohara  */
     27  1.1  kiyohara 
     28  1.1  kiyohara #include <sys/cdefs.h>
     29  1.7  christos __KERNEL_RCSID(0, "$NetBSD: pci_machdep.c,v 1.7 2014/03/29 19:28:26 christos Exp $");
     30  1.1  kiyohara 
     31  1.1  kiyohara #include "opt_mvsoc.h"
     32  1.1  kiyohara #include "gtpci.h"
     33  1.1  kiyohara #include "mvpex.h"
     34  1.1  kiyohara #include "pci.h"
     35  1.1  kiyohara 
     36  1.1  kiyohara #include <sys/param.h>
     37  1.1  kiyohara #include <sys/device.h>
     38  1.1  kiyohara #include <sys/extent.h>
     39  1.1  kiyohara 
     40  1.1  kiyohara #include <dev/pci/pcivar.h>
     41  1.1  kiyohara #include <dev/pci/pciconf.h>
     42  1.1  kiyohara 
     43  1.1  kiyohara #include <arm/marvell/mvsocreg.h>
     44  1.1  kiyohara #include <arm/marvell/mvsocvar.h>
     45  1.1  kiyohara #include <arm/marvell/mvsocgppvar.h>
     46  1.1  kiyohara #if NGTPCI > 0
     47  1.1  kiyohara #include <dev/marvell/gtpcireg.h>
     48  1.1  kiyohara #include <dev/marvell/gtpcivar.h>
     49  1.1  kiyohara #endif
     50  1.1  kiyohara #if NMVPEX > 0
     51  1.1  kiyohara #include <dev/marvell/mvpexreg.h>
     52  1.1  kiyohara #include <dev/marvell/mvpexvar.h>
     53  1.1  kiyohara #endif
     54  1.1  kiyohara 
     55  1.1  kiyohara #include <machine/pci_machdep.h>
     56  1.1  kiyohara 
     57  1.1  kiyohara #if defined(ORION)
     58  1.1  kiyohara #include <arm/marvell/orionreg.h>
     59  1.1  kiyohara #endif
     60  1.1  kiyohara #if defined(KIRKWOOD)
     61  1.1  kiyohara #include <arm/marvell/kirkwoodreg.h>
     62  1.1  kiyohara #endif
     63  1.1  kiyohara #include <dev/marvell/marvellreg.h>
     64  1.1  kiyohara 
     65  1.1  kiyohara 
     66  1.1  kiyohara #if NGTPCI > 0
     67  1.1  kiyohara #if NGTPCI_MBUS > 0
     68  1.1  kiyohara static pcireg_t gtpci_mbus_conf_read(void *, pcitag_t, int);
     69  1.1  kiyohara static void gtpci_mbus_conf_write(void *, pcitag_t, int, pcireg_t);
     70  1.1  kiyohara #endif
     71  1.2    dyoung static int gtpci_gpp_intr_map(const struct pci_attach_args *,
     72  1.2    dyoung     pci_intr_handle_t *);
     73  1.7  christos static const char *gtpci_gpp_intr_string(void *, pci_intr_handle_t, char *, size_t);
     74  1.1  kiyohara static const struct evcnt *gtpci_gpp_intr_evcnt(void *, pci_intr_handle_t);
     75  1.1  kiyohara static void *gtpci_gpp_intr_establish(void *, pci_intr_handle_t, int, int (*)(void *), void *);
     76  1.1  kiyohara static void gtpci_gpp_intr_disestablish(void *, void *);
     77  1.1  kiyohara 
     78  1.1  kiyohara struct arm32_pci_chipset arm32_gtpci_chipset = {
     79  1.1  kiyohara 	NULL,	/* conf_v */
     80  1.1  kiyohara 	gtpci_attach_hook,
     81  1.1  kiyohara 	gtpci_bus_maxdevs,
     82  1.1  kiyohara 	gtpci_make_tag,
     83  1.1  kiyohara 	gtpci_decompose_tag,
     84  1.1  kiyohara #if NGTPCI_MBUS > 0
     85  1.1  kiyohara 	gtpci_mbus_conf_read,		/* XXXX: always this functions */
     86  1.1  kiyohara 	gtpci_mbus_conf_write,
     87  1.1  kiyohara #else
     88  1.1  kiyohara 	gtpci_conf_read,
     89  1.1  kiyohara 	gtpci_conf_write,
     90  1.1  kiyohara #endif
     91  1.1  kiyohara 	NULL,	/* intr_v */
     92  1.1  kiyohara 	gtpci_gpp_intr_map,
     93  1.1  kiyohara 	gtpci_gpp_intr_string,
     94  1.1  kiyohara 	gtpci_gpp_intr_evcnt,
     95  1.1  kiyohara 	gtpci_gpp_intr_establish,
     96  1.1  kiyohara 	gtpci_gpp_intr_disestablish,
     97  1.1  kiyohara #ifdef __HAVE_PCI_CONF_HOOK
     98  1.1  kiyohara 	gtpci_conf_hook,
     99  1.1  kiyohara #endif
    100  1.3      matt 	gtpci_conf_interrupt,
    101  1.1  kiyohara };
    102  1.1  kiyohara #endif
    103  1.1  kiyohara 
    104  1.1  kiyohara #if NMVPEX > 0
    105  1.1  kiyohara #if NMVPEX_MBUS > 0
    106  1.1  kiyohara static pcireg_t mvpex_mbus_conf_read(void *, pcitag_t, int);
    107  1.1  kiyohara #endif
    108  1.1  kiyohara 
    109  1.1  kiyohara struct arm32_pci_chipset arm32_mvpex0_chipset = {
    110  1.1  kiyohara 	NULL,	/* conf_v */
    111  1.1  kiyohara 	mvpex_attach_hook,
    112  1.1  kiyohara 	mvpex_bus_maxdevs,
    113  1.1  kiyohara 	mvpex_make_tag,
    114  1.1  kiyohara 	mvpex_decompose_tag,
    115  1.1  kiyohara #if NMVPEX_MBUS > 0
    116  1.1  kiyohara 	mvpex_mbus_conf_read,		/* XXXX: always this functions */
    117  1.1  kiyohara #else
    118  1.1  kiyohara 	mvpex_conf_read,
    119  1.1  kiyohara #endif
    120  1.1  kiyohara 	mvpex_conf_write,
    121  1.1  kiyohara 	NULL,	/* intr_v */
    122  1.1  kiyohara 	mvpex_intr_map,
    123  1.1  kiyohara 	mvpex_intr_string,
    124  1.1  kiyohara 	mvpex_intr_evcnt,
    125  1.1  kiyohara 	mvpex_intr_establish,
    126  1.1  kiyohara 	mvpex_intr_disestablish,
    127  1.1  kiyohara #ifdef __HAVE_PCI_CONF_HOOK
    128  1.1  kiyohara 	mvpex_conf_hook,
    129  1.1  kiyohara #endif
    130  1.5   rkujawa 	mvpex_conf_interrupt,
    131  1.1  kiyohara };
    132  1.1  kiyohara struct arm32_pci_chipset arm32_mvpex1_chipset = {
    133  1.1  kiyohara 	NULL,	/* conf_v */
    134  1.1  kiyohara 	mvpex_attach_hook,
    135  1.1  kiyohara 	mvpex_bus_maxdevs,
    136  1.1  kiyohara 	mvpex_make_tag,
    137  1.1  kiyohara 	mvpex_decompose_tag,
    138  1.1  kiyohara #if NMVPEX_MBUS > 0
    139  1.1  kiyohara 	mvpex_mbus_conf_read,		/* XXXX: always this functions */
    140  1.1  kiyohara #else
    141  1.1  kiyohara 	mvpex_conf_read,
    142  1.1  kiyohara #endif
    143  1.1  kiyohara 	mvpex_conf_write,
    144  1.1  kiyohara 	NULL,	/* intr_v */
    145  1.1  kiyohara 	mvpex_intr_map,
    146  1.1  kiyohara 	mvpex_intr_string,
    147  1.1  kiyohara 	mvpex_intr_evcnt,
    148  1.1  kiyohara 	mvpex_intr_establish,
    149  1.1  kiyohara 	mvpex_intr_disestablish,
    150  1.1  kiyohara #ifdef __HAVE_PCI_CONF_HOOK
    151  1.1  kiyohara 	mvpex_conf_hook,
    152  1.1  kiyohara #endif
    153  1.3      matt 	mvpex_conf_interrupt,
    154  1.1  kiyohara };
    155  1.5   rkujawa struct arm32_pci_chipset arm32_mvpex2_chipset = {
    156  1.5   rkujawa 	NULL,	/* conf_v */
    157  1.5   rkujawa 	mvpex_attach_hook,
    158  1.5   rkujawa 	mvpex_bus_maxdevs,
    159  1.5   rkujawa 	mvpex_make_tag,
    160  1.5   rkujawa 	mvpex_decompose_tag,
    161  1.5   rkujawa #if NMVPEX_MBUS > 0
    162  1.5   rkujawa 	mvpex_mbus_conf_read,		/* XXXX: always this functions */
    163  1.5   rkujawa #else
    164  1.5   rkujawa 	mvpex_conf_read,
    165  1.1  kiyohara #endif
    166  1.5   rkujawa 	mvpex_conf_write,
    167  1.5   rkujawa 	NULL,	/* intr_v */
    168  1.5   rkujawa 	mvpex_intr_map,
    169  1.5   rkujawa 	mvpex_intr_string,
    170  1.5   rkujawa 	mvpex_intr_evcnt,
    171  1.5   rkujawa 	mvpex_intr_establish,
    172  1.5   rkujawa 	mvpex_intr_disestablish,
    173  1.5   rkujawa #ifdef __HAVE_PCI_CONF_HOOK
    174  1.5   rkujawa 	mvpex_conf_hook,
    175  1.5   rkujawa #endif
    176  1.5   rkujawa 	mvpex_conf_interrupt,
    177  1.5   rkujawa };
    178  1.5   rkujawa struct arm32_pci_chipset arm32_mvpex3_chipset = {
    179  1.5   rkujawa 	NULL,	/* conf_v */
    180  1.5   rkujawa 	mvpex_attach_hook,
    181  1.5   rkujawa 	mvpex_bus_maxdevs,
    182  1.5   rkujawa 	mvpex_make_tag,
    183  1.5   rkujawa 	mvpex_decompose_tag,
    184  1.5   rkujawa #if NMVPEX_MBUS > 0
    185  1.5   rkujawa 	mvpex_mbus_conf_read,		/* XXXX: always this functions */
    186  1.5   rkujawa #else
    187  1.5   rkujawa 	mvpex_conf_read,
    188  1.5   rkujawa #endif
    189  1.5   rkujawa 	mvpex_conf_write,
    190  1.5   rkujawa 	NULL,	/* intr_v */
    191  1.5   rkujawa 	mvpex_intr_map,
    192  1.5   rkujawa 	mvpex_intr_string,
    193  1.5   rkujawa 	mvpex_intr_evcnt,
    194  1.5   rkujawa 	mvpex_intr_establish,
    195  1.5   rkujawa 	mvpex_intr_disestablish,
    196  1.5   rkujawa #ifdef __HAVE_PCI_CONF_HOOK
    197  1.5   rkujawa 	mvpex_conf_hook,
    198  1.5   rkujawa #endif
    199  1.5   rkujawa 	mvpex_conf_interrupt,
    200  1.5   rkujawa };
    201  1.5   rkujawa struct arm32_pci_chipset arm32_mvpex4_chipset = {
    202  1.5   rkujawa 	NULL,	/* conf_v */
    203  1.5   rkujawa 	mvpex_attach_hook,
    204  1.5   rkujawa 	mvpex_bus_maxdevs,
    205  1.5   rkujawa 	mvpex_make_tag,
    206  1.5   rkujawa 	mvpex_decompose_tag,
    207  1.5   rkujawa #if NMVPEX_MBUS > 0
    208  1.5   rkujawa 	mvpex_mbus_conf_read,		/* XXXX: always this functions */
    209  1.5   rkujawa #else
    210  1.5   rkujawa 	mvpex_conf_read,
    211  1.5   rkujawa #endif
    212  1.5   rkujawa 	mvpex_conf_write,
    213  1.5   rkujawa 	NULL,	/* intr_v */
    214  1.5   rkujawa 	mvpex_intr_map,
    215  1.5   rkujawa 	mvpex_intr_string,
    216  1.5   rkujawa 	mvpex_intr_evcnt,
    217  1.5   rkujawa 	mvpex_intr_establish,
    218  1.5   rkujawa 	mvpex_intr_disestablish,
    219  1.5   rkujawa #ifdef __HAVE_PCI_CONF_HOOK
    220  1.5   rkujawa 	mvpex_conf_hook,
    221  1.5   rkujawa #endif
    222  1.5   rkujawa 	mvpex_conf_interrupt,
    223  1.5   rkujawa };
    224  1.5   rkujawa struct arm32_pci_chipset arm32_mvpex5_chipset = {
    225  1.5   rkujawa 	NULL,	/* conf_v */
    226  1.5   rkujawa 	mvpex_attach_hook,
    227  1.5   rkujawa 	mvpex_bus_maxdevs,
    228  1.5   rkujawa 	mvpex_make_tag,
    229  1.5   rkujawa 	mvpex_decompose_tag,
    230  1.5   rkujawa #if NMVPEX_MBUS > 0
    231  1.5   rkujawa 	mvpex_mbus_conf_read,		/* XXXX: always this functions */
    232  1.5   rkujawa #else
    233  1.5   rkujawa 	mvpex_conf_read,
    234  1.5   rkujawa #endif
    235  1.5   rkujawa 	mvpex_conf_write,
    236  1.5   rkujawa 	NULL,	/* intr_v */
    237  1.5   rkujawa 	mvpex_intr_map,
    238  1.5   rkujawa 	mvpex_intr_string,
    239  1.5   rkujawa 	mvpex_intr_evcnt,
    240  1.5   rkujawa 	mvpex_intr_establish,
    241  1.5   rkujawa 	mvpex_intr_disestablish,
    242  1.5   rkujawa #ifdef __HAVE_PCI_CONF_HOOK
    243  1.5   rkujawa 	mvpex_conf_hook,
    244  1.5   rkujawa #endif
    245  1.5   rkujawa 	mvpex_conf_interrupt,
    246  1.5   rkujawa };
    247  1.5   rkujawa #endif /* NMVPEX > 0 */
    248  1.1  kiyohara 
    249  1.4      matt #if NGTPCI > 0
    250  1.4      matt /* ARGSUSED */
    251  1.1  kiyohara void
    252  1.3      matt gtpci_conf_interrupt(void *v, int bus, int dev, int pin, int swiz, int *iline)
    253  1.1  kiyohara {
    254  1.1  kiyohara 
    255  1.1  kiyohara 	/* nothing */
    256  1.1  kiyohara }
    257  1.1  kiyohara 
    258  1.1  kiyohara #if NGTPCI_MBUS > 0
    259  1.1  kiyohara #define GTPCI_MBUS_CA		0x0c78	/* Configuration Address */
    260  1.1  kiyohara #define GTPCI_MBUS_CD		0x0c7c	/* Configuration Data */
    261  1.1  kiyohara 
    262  1.1  kiyohara static pcireg_t
    263  1.1  kiyohara gtpci_mbus_conf_read(void *v, pcitag_t tag, int reg)
    264  1.1  kiyohara {
    265  1.1  kiyohara 	struct gtpci_softc *sc = v;
    266  1.1  kiyohara 	const pcireg_t addr = tag | reg;
    267  1.1  kiyohara 
    268  1.1  kiyohara 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, GTPCI_MBUS_CA,
    269  1.1  kiyohara 	    addr | GTPCI_CA_CONFIGEN);
    270  1.1  kiyohara 	if ((addr | GTPCI_CA_CONFIGEN) !=
    271  1.1  kiyohara 	    bus_space_read_4(sc->sc_iot, sc->sc_ioh, GTPCI_MBUS_CA))
    272  1.1  kiyohara 		return -1;
    273  1.1  kiyohara 
    274  1.1  kiyohara 	return bus_space_read_4(sc->sc_iot, sc->sc_ioh, GTPCI_MBUS_CD);
    275  1.1  kiyohara }
    276  1.1  kiyohara 
    277  1.1  kiyohara static void
    278  1.1  kiyohara gtpci_mbus_conf_write(void *v, pcitag_t tag, int reg, pcireg_t data)
    279  1.1  kiyohara {
    280  1.1  kiyohara 	struct gtpci_softc *sc = v;
    281  1.1  kiyohara 	pcireg_t addr = tag | (reg & 0xfc);
    282  1.1  kiyohara 
    283  1.1  kiyohara 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, GTPCI_MBUS_CA,
    284  1.1  kiyohara 	    addr | GTPCI_CA_CONFIGEN);
    285  1.1  kiyohara 	if ((addr | GTPCI_CA_CONFIGEN) !=
    286  1.1  kiyohara 	    bus_space_read_4(sc->sc_iot, sc->sc_ioh, GTPCI_MBUS_CA))
    287  1.1  kiyohara 		return;
    288  1.1  kiyohara 
    289  1.1  kiyohara 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, GTPCI_MBUS_CD, data);
    290  1.1  kiyohara }
    291  1.1  kiyohara #endif	/* NGTPCI_MBUS */
    292  1.1  kiyohara 
    293  1.1  kiyohara /*
    294  1.1  kiyohara  * We assume to use GPP interrupt as PCI interrupts.
    295  1.1  kiyohara  *   pci_intr_map() shall returns number of GPP between 0 and 31.  However
    296  1.1  kiyohara  *   returns 0xff, because we do not know the connected pin number for GPP
    297  1.1  kiyohara  *   of your board.
    298  1.1  kiyohara  *   pci_intr_string() shall returns string "gpp <num>".
    299  1.1  kiyohara  *   pci_intr_establish() established interrupt in the pin of all GPP.
    300  1.1  kiyohara  *   Moreover, the return value will be disregarded.  For instance, the
    301  1.1  kiyohara  *   setting for interrupt is not done.
    302  1.1  kiyohara  */
    303  1.1  kiyohara 
    304  1.1  kiyohara /* ARGSUSED */
    305  1.1  kiyohara static int
    306  1.2    dyoung gtpci_gpp_intr_map(const struct pci_attach_args *pa, pci_intr_handle_t *ihp)
    307  1.1  kiyohara {
    308  1.1  kiyohara 
    309  1.1  kiyohara 	*ihp = pa->pa_intrpin;
    310  1.1  kiyohara 	return 0;
    311  1.1  kiyohara }
    312  1.1  kiyohara 
    313  1.1  kiyohara /* ARGSUSED */
    314  1.1  kiyohara static const char *
    315  1.7  christos gtpci_gpp_intr_string(void *v, pci_intr_handle_t pin, char *buf, size_t len)
    316  1.1  kiyohara {
    317  1.1  kiyohara 	struct gtpci_softc *sc = v;
    318  1.1  kiyohara 	prop_array_t int2gpp;
    319  1.1  kiyohara 	prop_object_t gpp;
    320  1.1  kiyohara 
    321  1.1  kiyohara 	int2gpp = prop_dictionary_get(device_properties(sc->sc_dev), "int2gpp");
    322  1.1  kiyohara 	gpp = prop_array_get(int2gpp, pin);
    323  1.7  christos 	snprintf(buf, len, "gpp %d", (int)prop_number_integer_value(gpp));
    324  1.1  kiyohara 
    325  1.7  christos 	return buf;
    326  1.1  kiyohara }
    327  1.1  kiyohara 
    328  1.1  kiyohara /* ARGSUSED */
    329  1.1  kiyohara static const struct evcnt *
    330  1.1  kiyohara gtpci_gpp_intr_evcnt(void *v, pci_intr_handle_t pin)
    331  1.1  kiyohara {
    332  1.1  kiyohara 
    333  1.1  kiyohara 	return NULL;
    334  1.1  kiyohara }
    335  1.1  kiyohara 
    336  1.1  kiyohara static void *
    337  1.1  kiyohara gtpci_gpp_intr_establish(void *v, pci_intr_handle_t int_pin, int ipl,
    338  1.1  kiyohara 		         int (*intrhand)(void *), void *intrarg)
    339  1.1  kiyohara {
    340  1.1  kiyohara 	struct gtpci_softc *sc = v;
    341  1.1  kiyohara 	prop_array_t int2gpp;
    342  1.1  kiyohara 	prop_object_t gpp;
    343  1.1  kiyohara 	int gpp_pin;
    344  1.1  kiyohara 
    345  1.1  kiyohara 	int2gpp = prop_dictionary_get(device_properties(sc->sc_dev), "int2gpp");
    346  1.1  kiyohara 	gpp = prop_array_get(int2gpp, int_pin);
    347  1.1  kiyohara 	gpp_pin = prop_number_integer_value(gpp);
    348  1.1  kiyohara 	return mvsocgpp_intr_establish(gpp_pin, ipl, 0, intrhand, intrarg);
    349  1.1  kiyohara }
    350  1.1  kiyohara 
    351  1.1  kiyohara static void
    352  1.1  kiyohara gtpci_gpp_intr_disestablish(void *v, void *ih)
    353  1.1  kiyohara {
    354  1.1  kiyohara 
    355  1.1  kiyohara 	mvsocgpp_intr_disestablish(ih);
    356  1.1  kiyohara }
    357  1.1  kiyohara #endif
    358  1.1  kiyohara 
    359  1.1  kiyohara #if NMVPEX_MBUS > 0
    360  1.4      matt /* ARGSUSED */
    361  1.4      matt void
    362  1.4      matt mvpex_conf_interrupt(void *v, int bus, int dev, int ipin, int swiz, int *ilinep)
    363  1.4      matt {
    364  1.4      matt 
    365  1.4      matt 	/* nothing */
    366  1.4      matt }
    367  1.4      matt 
    368  1.1  kiyohara static pcireg_t
    369  1.1  kiyohara mvpex_mbus_conf_read(void *v, pcitag_t tag, int reg)
    370  1.1  kiyohara {
    371  1.1  kiyohara 	struct mvpex_softc *sc = v;
    372  1.1  kiyohara 	pcireg_t addr, data, pci_cs;
    373  1.1  kiyohara 	uint32_t stat;
    374  1.1  kiyohara 	int bus, dev, func, pexbus, pexdev;
    375  1.1  kiyohara 
    376  1.1  kiyohara 	mvpex_decompose_tag(v, tag, &bus, &dev, &func);
    377  1.1  kiyohara 
    378  1.1  kiyohara 	stat = bus_space_read_4(sc->sc_iot, sc->sc_ioh, MVPEX_STAT);
    379  1.1  kiyohara 	pexbus = MVPEX_STAT_PEXBUSNUM(stat);
    380  1.1  kiyohara 	pexdev = MVPEX_STAT_PEXDEVNUM(stat);
    381  1.1  kiyohara 	if (bus != pexbus || dev != pexdev)
    382  1.1  kiyohara 		if (stat & MVPEX_STAT_DLDOWN)
    383  1.1  kiyohara 			return -1;
    384  1.1  kiyohara 
    385  1.1  kiyohara 	if (bus == pexbus) {
    386  1.1  kiyohara 		if (pexdev == 0) {
    387  1.1  kiyohara 			if (dev != 1 && dev != pexdev)
    388  1.1  kiyohara 				return -1;
    389  1.1  kiyohara 		} else {
    390  1.1  kiyohara 			if (dev != 0 && dev != pexdev)
    391  1.1  kiyohara 				return -1;
    392  1.1  kiyohara 		}
    393  1.1  kiyohara 		if (func != 0)
    394  1.1  kiyohara 			return -1;
    395  1.1  kiyohara 	}
    396  1.1  kiyohara 
    397  1.1  kiyohara 	addr = ((reg & 0xf00) << 24)  | tag | (reg & 0xfc);
    398  1.1  kiyohara 
    399  1.1  kiyohara #if defined(ORION)
    400  1.1  kiyohara 	/*
    401  1.1  kiyohara 	 * Guideline (GL# PCI Express-1) Erroneous Read Data on Configuration
    402  1.1  kiyohara 	 * This guideline is relevant for all devices except of the following
    403  1.1  kiyohara 	 * devices:
    404  1.1  kiyohara 	 *     88F5281-BO and above, and 88F5181L-A0 and above
    405  1.1  kiyohara 	 */
    406  1.1  kiyohara 	if ((bus != pexbus || dev != pexdev) &&
    407  1.1  kiyohara 	    !(sc->sc_model == MARVELL_ORION_2_88F5281 && sc->sc_rev == 1) &&
    408  1.1  kiyohara 	    !(sc->sc_model == MARVELL_ORION_1_88F5181 && sc->sc_rev == 8)) {
    409  1.1  kiyohara 
    410  1.1  kiyohara 		/* PCI-Express configuration read work-around */
    411  1.1  kiyohara 		/*
    412  1.1  kiyohara 		 * We will use one of the Punit (AHBToMbus) windows to
    413  1.1  kiyohara 		 * access the xbar and read the data from there
    414  1.1  kiyohara 		 *
    415  1.1  kiyohara 		 * Need to configure the 2 free Punit (AHB to MBus bridge)
    416  1.1  kiyohara 		 * address decoding windows:
    417  1.1  kiyohara 		 * Configure the flash Window to handle Configuration space
    418  1.1  kiyohara 		 * requests for PEX0/1:
    419  1.1  kiyohara 		 *
    420  1.1  kiyohara 		 * Configuration transactions from the CPU should write/read
    421  1.1  kiyohara 		 * the data to/from address of the form:
    422  1.1  kiyohara 		 *	addr[31:28]: 0x5 (for PEX0) or 0x6 (for PEX1)
    423  1.1  kiyohara 		 *	addr[27:24]: extended register number
    424  1.1  kiyohara 		 *	addr[23:16]: bus number
    425  1.1  kiyohara 		 *	addr[15:11]: device number
    426  1.1  kiyohara 		 *	addr[10: 8]: function number
    427  1.1  kiyohara 		 *	addr[ 7: 0]: register number
    428  1.1  kiyohara 		 */
    429  1.1  kiyohara 
    430  1.1  kiyohara 		struct mvsoc_softc *soc =
    431  1.1  kiyohara 		    device_private(device_parent(sc->sc_dev));;
    432  1.1  kiyohara 		bus_space_handle_t pcicfg_ioh;
    433  1.1  kiyohara 		uint32_t remapl, remaph, wc, pcicfg_addr, pcicfg_size;
    434  1.1  kiyohara 		int window, target, attr, base, size, s;
    435  1.1  kiyohara 		const int pex_pcicfg_tag =
    436  1.1  kiyohara 		    (sc->sc_model == MARVELL_ORION_1_88F1181) ?
    437  1.1  kiyohara 		    ORION_TAG_FLASH_CS : ORION_TAG_PEX0_MEM;
    438  1.1  kiyohara 
    439  1.1  kiyohara 		window = mvsoc_target(pex_pcicfg_tag,
    440  1.1  kiyohara 		    &target, &attr, &base, &size);
    441  1.1  kiyohara 		if (window >= nwindow) {
    442  1.1  kiyohara 			aprint_error_dev(sc->sc_dev,
    443  1.1  kiyohara 			    "can't read pcicfg space\n");
    444  1.1  kiyohara 			return -1;
    445  1.1  kiyohara 		}
    446  1.1  kiyohara 
    447  1.1  kiyohara 		s = splhigh();
    448  1.1  kiyohara 
    449  1.1  kiyohara 		remapl = remaph = 0;
    450  1.1  kiyohara 		if (window == 0 || window == 1) {
    451  1.1  kiyohara 			remapl = read_mlmbreg(MVSOC_MLMB_WRLR(window));
    452  1.1  kiyohara 			remaph = read_mlmbreg(MVSOC_MLMB_WRHR(window));
    453  1.1  kiyohara 		}
    454  1.1  kiyohara 
    455  1.1  kiyohara 		wc =
    456  1.1  kiyohara 		    MVSOC_MLMB_WCR_WINEN			|
    457  1.1  kiyohara 		    MVSOC_MLMB_WCR_ATTR(ORION_ATTR_PEX_CFG)	|
    458  1.1  kiyohara 		    MVSOC_MLMB_WCR_TARGET((soc->sc_addr + sc->sc_offset) >> 16);
    459  1.1  kiyohara 		if (sc->sc_model == MARVELL_ORION_1_88F1181) {
    460  1.1  kiyohara 			pcicfg_addr = base;
    461  1.1  kiyohara 			pcicfg_size = size;
    462  1.1  kiyohara 		} else if (sc->sc_model == MARVELL_ORION_1_88F5182) {
    463  1.1  kiyohara #define PEX_PCICFG_RW_WA_BASE		0x50000000
    464  1.1  kiyohara #define PEX_PCICFG_RW_WA_5182_BASE	0xf0000000
    465  1.1  kiyohara #define PEX_PCICFG_RW_WA_SIZE		(16 * 1024 * 1024)
    466  1.1  kiyohara 			pcicfg_addr = PEX_PCICFG_RW_WA_5182_BASE;
    467  1.1  kiyohara 			pcicfg_size = PEX_PCICFG_RW_WA_SIZE;
    468  1.1  kiyohara 		} else {
    469  1.1  kiyohara 			pcicfg_addr = PEX_PCICFG_RW_WA_BASE;
    470  1.1  kiyohara 			pcicfg_size = PEX_PCICFG_RW_WA_SIZE;
    471  1.1  kiyohara 		}
    472  1.1  kiyohara 		write_mlmbreg(MVSOC_MLMB_WCR(window),
    473  1.1  kiyohara 		    wc | MVSOC_MLMB_WCR_SIZE(pcicfg_size));
    474  1.1  kiyohara 		write_mlmbreg(MVSOC_MLMB_WBR(window), pcicfg_addr);
    475  1.1  kiyohara 
    476  1.1  kiyohara 		if (window == 0 || window == 1) {
    477  1.1  kiyohara 			write_mlmbreg(MVSOC_MLMB_WRLR(window), pcicfg_addr);
    478  1.1  kiyohara 			write_mlmbreg(MVSOC_MLMB_WRHR(window), 0);
    479  1.1  kiyohara 		}
    480  1.1  kiyohara 
    481  1.1  kiyohara 		if (bus_space_map(sc->sc_iot, pcicfg_addr, pcicfg_size, 0,
    482  1.1  kiyohara 		    &pcicfg_ioh) == 0) {
    483  1.1  kiyohara 			data = bus_space_read_4(sc->sc_iot, pcicfg_ioh, addr);
    484  1.1  kiyohara 			bus_space_unmap(sc->sc_iot, pcicfg_ioh, pcicfg_size);
    485  1.1  kiyohara 		} else
    486  1.1  kiyohara 			data = -1;
    487  1.1  kiyohara 
    488  1.1  kiyohara 		write_mlmbreg(MVSOC_MLMB_WCR(window),
    489  1.1  kiyohara 		    MVSOC_MLMB_WCR_WINEN		|
    490  1.1  kiyohara 		    MVSOC_MLMB_WCR_ATTR(attr)		|
    491  1.1  kiyohara 		    MVSOC_MLMB_WCR_TARGET(target)	|
    492  1.1  kiyohara 		    MVSOC_MLMB_WCR_SIZE(size));
    493  1.1  kiyohara 		write_mlmbreg(MVSOC_MLMB_WBR(window), base);
    494  1.1  kiyohara 		if (window == 0 || window == 1) {
    495  1.1  kiyohara 			write_mlmbreg(MVSOC_MLMB_WRLR(window), remapl);
    496  1.1  kiyohara 			write_mlmbreg(MVSOC_MLMB_WRHR(window), remaph);
    497  1.1  kiyohara 		}
    498  1.1  kiyohara 
    499  1.1  kiyohara 		splx(s);
    500  1.1  kiyohara #else
    501  1.1  kiyohara 	if (0) {
    502  1.1  kiyohara #endif
    503  1.1  kiyohara 	} else {
    504  1.1  kiyohara 		bus_space_write_4(sc->sc_iot, sc->sc_ioh, MVPEX_CA,
    505  1.1  kiyohara 		    addr | MVPEX_CA_CONFIGEN);
    506  1.1  kiyohara 		if ((addr | MVPEX_CA_CONFIGEN) !=
    507  1.1  kiyohara 		    bus_space_read_4(sc->sc_iot, sc->sc_ioh, MVPEX_CA))
    508  1.1  kiyohara 			return -1;
    509  1.1  kiyohara 
    510  1.1  kiyohara 		pci_cs = bus_space_read_4(sc->sc_iot, sc->sc_ioh,
    511  1.1  kiyohara 		    PCI_COMMAND_STATUS_REG);
    512  1.1  kiyohara 		bus_space_write_4(sc->sc_iot, sc->sc_ioh,
    513  1.1  kiyohara 		    PCI_COMMAND_STATUS_REG, pci_cs | PCI_STATUS_MASTER_ABORT);
    514  1.1  kiyohara 
    515  1.1  kiyohara 		data = bus_space_read_4(sc->sc_iot, sc->sc_ioh, MVPEX_CD);
    516  1.1  kiyohara 	}
    517  1.1  kiyohara 
    518  1.1  kiyohara 	return data;
    519  1.1  kiyohara }
    520  1.1  kiyohara #endif
    521