pci_machdep.c revision 1.8 1 1.8 christos /* $NetBSD: pci_machdep.c,v 1.8 2014/03/30 01:19:20 christos Exp $ */
2 1.1 kiyohara /*
3 1.1 kiyohara * Copyright (c) 2008 KIYOHARA Takashi
4 1.1 kiyohara * All rights reserved.
5 1.1 kiyohara *
6 1.1 kiyohara * Redistribution and use in source and binary forms, with or without
7 1.1 kiyohara * modification, are permitted provided that the following conditions
8 1.1 kiyohara * are met:
9 1.1 kiyohara * 1. Redistributions of source code must retain the above copyright
10 1.1 kiyohara * notice, this list of conditions and the following disclaimer.
11 1.1 kiyohara * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 kiyohara * notice, this list of conditions and the following disclaimer in the
13 1.1 kiyohara * documentation and/or other materials provided with the distribution.
14 1.1 kiyohara *
15 1.1 kiyohara * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
16 1.1 kiyohara * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
17 1.1 kiyohara * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
18 1.1 kiyohara * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
19 1.1 kiyohara * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
20 1.1 kiyohara * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
21 1.1 kiyohara * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
22 1.1 kiyohara * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
23 1.1 kiyohara * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
24 1.1 kiyohara * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
25 1.1 kiyohara * POSSIBILITY OF SUCH DAMAGE.
26 1.1 kiyohara */
27 1.1 kiyohara
28 1.1 kiyohara #include <sys/cdefs.h>
29 1.8 christos __KERNEL_RCSID(0, "$NetBSD: pci_machdep.c,v 1.8 2014/03/30 01:19:20 christos Exp $");
30 1.1 kiyohara
31 1.1 kiyohara #include "opt_mvsoc.h"
32 1.1 kiyohara #include "gtpci.h"
33 1.1 kiyohara #include "mvpex.h"
34 1.1 kiyohara #include "pci.h"
35 1.1 kiyohara
36 1.1 kiyohara #include <sys/param.h>
37 1.1 kiyohara #include <sys/device.h>
38 1.1 kiyohara #include <sys/extent.h>
39 1.1 kiyohara
40 1.1 kiyohara #include <dev/pci/pcivar.h>
41 1.1 kiyohara #include <dev/pci/pciconf.h>
42 1.1 kiyohara
43 1.1 kiyohara #include <arm/marvell/mvsocreg.h>
44 1.1 kiyohara #include <arm/marvell/mvsocvar.h>
45 1.1 kiyohara #include <arm/marvell/mvsocgppvar.h>
46 1.1 kiyohara #if NGTPCI > 0
47 1.1 kiyohara #include <dev/marvell/gtpcireg.h>
48 1.1 kiyohara #include <dev/marvell/gtpcivar.h>
49 1.1 kiyohara #endif
50 1.1 kiyohara #if NMVPEX > 0
51 1.1 kiyohara #include <dev/marvell/mvpexreg.h>
52 1.1 kiyohara #include <dev/marvell/mvpexvar.h>
53 1.1 kiyohara #endif
54 1.1 kiyohara
55 1.1 kiyohara #include <machine/pci_machdep.h>
56 1.1 kiyohara
57 1.1 kiyohara #if defined(ORION)
58 1.1 kiyohara #include <arm/marvell/orionreg.h>
59 1.1 kiyohara #endif
60 1.1 kiyohara #if defined(KIRKWOOD)
61 1.1 kiyohara #include <arm/marvell/kirkwoodreg.h>
62 1.1 kiyohara #endif
63 1.1 kiyohara #include <dev/marvell/marvellreg.h>
64 1.1 kiyohara
65 1.1 kiyohara
66 1.1 kiyohara #if NGTPCI > 0
67 1.1 kiyohara #if NGTPCI_MBUS > 0
68 1.1 kiyohara static pcireg_t gtpci_mbus_conf_read(void *, pcitag_t, int);
69 1.1 kiyohara static void gtpci_mbus_conf_write(void *, pcitag_t, int, pcireg_t);
70 1.1 kiyohara #endif
71 1.2 dyoung static int gtpci_gpp_intr_map(const struct pci_attach_args *,
72 1.2 dyoung pci_intr_handle_t *);
73 1.8 christos static const char *gtpci_gpp_intr_string(void *, pci_intr_handle_t,
74 1.8 christos char *, size_t);
75 1.1 kiyohara static const struct evcnt *gtpci_gpp_intr_evcnt(void *, pci_intr_handle_t);
76 1.1 kiyohara static void *gtpci_gpp_intr_establish(void *, pci_intr_handle_t, int, int (*)(void *), void *);
77 1.1 kiyohara static void gtpci_gpp_intr_disestablish(void *, void *);
78 1.1 kiyohara
79 1.1 kiyohara struct arm32_pci_chipset arm32_gtpci_chipset = {
80 1.1 kiyohara NULL, /* conf_v */
81 1.1 kiyohara gtpci_attach_hook,
82 1.1 kiyohara gtpci_bus_maxdevs,
83 1.1 kiyohara gtpci_make_tag,
84 1.1 kiyohara gtpci_decompose_tag,
85 1.1 kiyohara #if NGTPCI_MBUS > 0
86 1.1 kiyohara gtpci_mbus_conf_read, /* XXXX: always this functions */
87 1.1 kiyohara gtpci_mbus_conf_write,
88 1.1 kiyohara #else
89 1.1 kiyohara gtpci_conf_read,
90 1.1 kiyohara gtpci_conf_write,
91 1.1 kiyohara #endif
92 1.1 kiyohara NULL, /* intr_v */
93 1.1 kiyohara gtpci_gpp_intr_map,
94 1.1 kiyohara gtpci_gpp_intr_string,
95 1.1 kiyohara gtpci_gpp_intr_evcnt,
96 1.1 kiyohara gtpci_gpp_intr_establish,
97 1.1 kiyohara gtpci_gpp_intr_disestablish,
98 1.1 kiyohara #ifdef __HAVE_PCI_CONF_HOOK
99 1.1 kiyohara gtpci_conf_hook,
100 1.1 kiyohara #endif
101 1.3 matt gtpci_conf_interrupt,
102 1.1 kiyohara };
103 1.1 kiyohara #endif
104 1.1 kiyohara
105 1.1 kiyohara #if NMVPEX > 0
106 1.1 kiyohara #if NMVPEX_MBUS > 0
107 1.1 kiyohara static pcireg_t mvpex_mbus_conf_read(void *, pcitag_t, int);
108 1.1 kiyohara #endif
109 1.1 kiyohara
110 1.1 kiyohara struct arm32_pci_chipset arm32_mvpex0_chipset = {
111 1.1 kiyohara NULL, /* conf_v */
112 1.1 kiyohara mvpex_attach_hook,
113 1.1 kiyohara mvpex_bus_maxdevs,
114 1.1 kiyohara mvpex_make_tag,
115 1.1 kiyohara mvpex_decompose_tag,
116 1.1 kiyohara #if NMVPEX_MBUS > 0
117 1.1 kiyohara mvpex_mbus_conf_read, /* XXXX: always this functions */
118 1.1 kiyohara #else
119 1.1 kiyohara mvpex_conf_read,
120 1.1 kiyohara #endif
121 1.1 kiyohara mvpex_conf_write,
122 1.1 kiyohara NULL, /* intr_v */
123 1.1 kiyohara mvpex_intr_map,
124 1.1 kiyohara mvpex_intr_string,
125 1.1 kiyohara mvpex_intr_evcnt,
126 1.1 kiyohara mvpex_intr_establish,
127 1.1 kiyohara mvpex_intr_disestablish,
128 1.1 kiyohara #ifdef __HAVE_PCI_CONF_HOOK
129 1.1 kiyohara mvpex_conf_hook,
130 1.1 kiyohara #endif
131 1.5 rkujawa mvpex_conf_interrupt,
132 1.1 kiyohara };
133 1.1 kiyohara struct arm32_pci_chipset arm32_mvpex1_chipset = {
134 1.1 kiyohara NULL, /* conf_v */
135 1.1 kiyohara mvpex_attach_hook,
136 1.1 kiyohara mvpex_bus_maxdevs,
137 1.1 kiyohara mvpex_make_tag,
138 1.1 kiyohara mvpex_decompose_tag,
139 1.1 kiyohara #if NMVPEX_MBUS > 0
140 1.1 kiyohara mvpex_mbus_conf_read, /* XXXX: always this functions */
141 1.1 kiyohara #else
142 1.1 kiyohara mvpex_conf_read,
143 1.1 kiyohara #endif
144 1.1 kiyohara mvpex_conf_write,
145 1.1 kiyohara NULL, /* intr_v */
146 1.1 kiyohara mvpex_intr_map,
147 1.1 kiyohara mvpex_intr_string,
148 1.1 kiyohara mvpex_intr_evcnt,
149 1.1 kiyohara mvpex_intr_establish,
150 1.1 kiyohara mvpex_intr_disestablish,
151 1.1 kiyohara #ifdef __HAVE_PCI_CONF_HOOK
152 1.1 kiyohara mvpex_conf_hook,
153 1.1 kiyohara #endif
154 1.3 matt mvpex_conf_interrupt,
155 1.1 kiyohara };
156 1.5 rkujawa struct arm32_pci_chipset arm32_mvpex2_chipset = {
157 1.5 rkujawa NULL, /* conf_v */
158 1.5 rkujawa mvpex_attach_hook,
159 1.5 rkujawa mvpex_bus_maxdevs,
160 1.5 rkujawa mvpex_make_tag,
161 1.5 rkujawa mvpex_decompose_tag,
162 1.5 rkujawa #if NMVPEX_MBUS > 0
163 1.5 rkujawa mvpex_mbus_conf_read, /* XXXX: always this functions */
164 1.5 rkujawa #else
165 1.5 rkujawa mvpex_conf_read,
166 1.1 kiyohara #endif
167 1.5 rkujawa mvpex_conf_write,
168 1.5 rkujawa NULL, /* intr_v */
169 1.5 rkujawa mvpex_intr_map,
170 1.5 rkujawa mvpex_intr_string,
171 1.5 rkujawa mvpex_intr_evcnt,
172 1.5 rkujawa mvpex_intr_establish,
173 1.5 rkujawa mvpex_intr_disestablish,
174 1.5 rkujawa #ifdef __HAVE_PCI_CONF_HOOK
175 1.5 rkujawa mvpex_conf_hook,
176 1.5 rkujawa #endif
177 1.5 rkujawa mvpex_conf_interrupt,
178 1.5 rkujawa };
179 1.5 rkujawa struct arm32_pci_chipset arm32_mvpex3_chipset = {
180 1.5 rkujawa NULL, /* conf_v */
181 1.5 rkujawa mvpex_attach_hook,
182 1.5 rkujawa mvpex_bus_maxdevs,
183 1.5 rkujawa mvpex_make_tag,
184 1.5 rkujawa mvpex_decompose_tag,
185 1.5 rkujawa #if NMVPEX_MBUS > 0
186 1.5 rkujawa mvpex_mbus_conf_read, /* XXXX: always this functions */
187 1.5 rkujawa #else
188 1.5 rkujawa mvpex_conf_read,
189 1.5 rkujawa #endif
190 1.5 rkujawa mvpex_conf_write,
191 1.5 rkujawa NULL, /* intr_v */
192 1.5 rkujawa mvpex_intr_map,
193 1.5 rkujawa mvpex_intr_string,
194 1.5 rkujawa mvpex_intr_evcnt,
195 1.5 rkujawa mvpex_intr_establish,
196 1.5 rkujawa mvpex_intr_disestablish,
197 1.5 rkujawa #ifdef __HAVE_PCI_CONF_HOOK
198 1.5 rkujawa mvpex_conf_hook,
199 1.5 rkujawa #endif
200 1.5 rkujawa mvpex_conf_interrupt,
201 1.5 rkujawa };
202 1.5 rkujawa struct arm32_pci_chipset arm32_mvpex4_chipset = {
203 1.5 rkujawa NULL, /* conf_v */
204 1.5 rkujawa mvpex_attach_hook,
205 1.5 rkujawa mvpex_bus_maxdevs,
206 1.5 rkujawa mvpex_make_tag,
207 1.5 rkujawa mvpex_decompose_tag,
208 1.5 rkujawa #if NMVPEX_MBUS > 0
209 1.5 rkujawa mvpex_mbus_conf_read, /* XXXX: always this functions */
210 1.5 rkujawa #else
211 1.5 rkujawa mvpex_conf_read,
212 1.5 rkujawa #endif
213 1.5 rkujawa mvpex_conf_write,
214 1.5 rkujawa NULL, /* intr_v */
215 1.5 rkujawa mvpex_intr_map,
216 1.5 rkujawa mvpex_intr_string,
217 1.5 rkujawa mvpex_intr_evcnt,
218 1.5 rkujawa mvpex_intr_establish,
219 1.5 rkujawa mvpex_intr_disestablish,
220 1.5 rkujawa #ifdef __HAVE_PCI_CONF_HOOK
221 1.5 rkujawa mvpex_conf_hook,
222 1.5 rkujawa #endif
223 1.5 rkujawa mvpex_conf_interrupt,
224 1.5 rkujawa };
225 1.5 rkujawa struct arm32_pci_chipset arm32_mvpex5_chipset = {
226 1.5 rkujawa NULL, /* conf_v */
227 1.5 rkujawa mvpex_attach_hook,
228 1.5 rkujawa mvpex_bus_maxdevs,
229 1.5 rkujawa mvpex_make_tag,
230 1.5 rkujawa mvpex_decompose_tag,
231 1.5 rkujawa #if NMVPEX_MBUS > 0
232 1.5 rkujawa mvpex_mbus_conf_read, /* XXXX: always this functions */
233 1.5 rkujawa #else
234 1.5 rkujawa mvpex_conf_read,
235 1.5 rkujawa #endif
236 1.5 rkujawa mvpex_conf_write,
237 1.5 rkujawa NULL, /* intr_v */
238 1.5 rkujawa mvpex_intr_map,
239 1.5 rkujawa mvpex_intr_string,
240 1.5 rkujawa mvpex_intr_evcnt,
241 1.5 rkujawa mvpex_intr_establish,
242 1.5 rkujawa mvpex_intr_disestablish,
243 1.5 rkujawa #ifdef __HAVE_PCI_CONF_HOOK
244 1.5 rkujawa mvpex_conf_hook,
245 1.5 rkujawa #endif
246 1.5 rkujawa mvpex_conf_interrupt,
247 1.5 rkujawa };
248 1.5 rkujawa #endif /* NMVPEX > 0 */
249 1.1 kiyohara
250 1.4 matt #if NGTPCI > 0
251 1.4 matt /* ARGSUSED */
252 1.1 kiyohara void
253 1.3 matt gtpci_conf_interrupt(void *v, int bus, int dev, int pin, int swiz, int *iline)
254 1.1 kiyohara {
255 1.1 kiyohara
256 1.1 kiyohara /* nothing */
257 1.1 kiyohara }
258 1.1 kiyohara
259 1.1 kiyohara #if NGTPCI_MBUS > 0
260 1.1 kiyohara #define GTPCI_MBUS_CA 0x0c78 /* Configuration Address */
261 1.1 kiyohara #define GTPCI_MBUS_CD 0x0c7c /* Configuration Data */
262 1.1 kiyohara
263 1.1 kiyohara static pcireg_t
264 1.1 kiyohara gtpci_mbus_conf_read(void *v, pcitag_t tag, int reg)
265 1.1 kiyohara {
266 1.1 kiyohara struct gtpci_softc *sc = v;
267 1.1 kiyohara const pcireg_t addr = tag | reg;
268 1.1 kiyohara
269 1.1 kiyohara bus_space_write_4(sc->sc_iot, sc->sc_ioh, GTPCI_MBUS_CA,
270 1.1 kiyohara addr | GTPCI_CA_CONFIGEN);
271 1.1 kiyohara if ((addr | GTPCI_CA_CONFIGEN) !=
272 1.1 kiyohara bus_space_read_4(sc->sc_iot, sc->sc_ioh, GTPCI_MBUS_CA))
273 1.1 kiyohara return -1;
274 1.1 kiyohara
275 1.1 kiyohara return bus_space_read_4(sc->sc_iot, sc->sc_ioh, GTPCI_MBUS_CD);
276 1.1 kiyohara }
277 1.1 kiyohara
278 1.1 kiyohara static void
279 1.1 kiyohara gtpci_mbus_conf_write(void *v, pcitag_t tag, int reg, pcireg_t data)
280 1.1 kiyohara {
281 1.1 kiyohara struct gtpci_softc *sc = v;
282 1.1 kiyohara pcireg_t addr = tag | (reg & 0xfc);
283 1.1 kiyohara
284 1.1 kiyohara bus_space_write_4(sc->sc_iot, sc->sc_ioh, GTPCI_MBUS_CA,
285 1.1 kiyohara addr | GTPCI_CA_CONFIGEN);
286 1.1 kiyohara if ((addr | GTPCI_CA_CONFIGEN) !=
287 1.1 kiyohara bus_space_read_4(sc->sc_iot, sc->sc_ioh, GTPCI_MBUS_CA))
288 1.1 kiyohara return;
289 1.1 kiyohara
290 1.1 kiyohara bus_space_write_4(sc->sc_iot, sc->sc_ioh, GTPCI_MBUS_CD, data);
291 1.1 kiyohara }
292 1.1 kiyohara #endif /* NGTPCI_MBUS */
293 1.1 kiyohara
294 1.1 kiyohara /*
295 1.1 kiyohara * We assume to use GPP interrupt as PCI interrupts.
296 1.1 kiyohara * pci_intr_map() shall returns number of GPP between 0 and 31. However
297 1.1 kiyohara * returns 0xff, because we do not know the connected pin number for GPP
298 1.1 kiyohara * of your board.
299 1.1 kiyohara * pci_intr_string() shall returns string "gpp <num>".
300 1.1 kiyohara * pci_intr_establish() established interrupt in the pin of all GPP.
301 1.1 kiyohara * Moreover, the return value will be disregarded. For instance, the
302 1.1 kiyohara * setting for interrupt is not done.
303 1.1 kiyohara */
304 1.1 kiyohara
305 1.1 kiyohara /* ARGSUSED */
306 1.1 kiyohara static int
307 1.2 dyoung gtpci_gpp_intr_map(const struct pci_attach_args *pa, pci_intr_handle_t *ihp)
308 1.1 kiyohara {
309 1.1 kiyohara
310 1.1 kiyohara *ihp = pa->pa_intrpin;
311 1.1 kiyohara return 0;
312 1.1 kiyohara }
313 1.1 kiyohara
314 1.1 kiyohara /* ARGSUSED */
315 1.1 kiyohara static const char *
316 1.7 christos gtpci_gpp_intr_string(void *v, pci_intr_handle_t pin, char *buf, size_t len)
317 1.1 kiyohara {
318 1.1 kiyohara struct gtpci_softc *sc = v;
319 1.1 kiyohara prop_array_t int2gpp;
320 1.1 kiyohara prop_object_t gpp;
321 1.1 kiyohara
322 1.1 kiyohara int2gpp = prop_dictionary_get(device_properties(sc->sc_dev), "int2gpp");
323 1.1 kiyohara gpp = prop_array_get(int2gpp, pin);
324 1.7 christos snprintf(buf, len, "gpp %d", (int)prop_number_integer_value(gpp));
325 1.1 kiyohara
326 1.7 christos return buf;
327 1.1 kiyohara }
328 1.1 kiyohara
329 1.1 kiyohara /* ARGSUSED */
330 1.1 kiyohara static const struct evcnt *
331 1.1 kiyohara gtpci_gpp_intr_evcnt(void *v, pci_intr_handle_t pin)
332 1.1 kiyohara {
333 1.1 kiyohara
334 1.1 kiyohara return NULL;
335 1.1 kiyohara }
336 1.1 kiyohara
337 1.1 kiyohara static void *
338 1.1 kiyohara gtpci_gpp_intr_establish(void *v, pci_intr_handle_t int_pin, int ipl,
339 1.1 kiyohara int (*intrhand)(void *), void *intrarg)
340 1.1 kiyohara {
341 1.1 kiyohara struct gtpci_softc *sc = v;
342 1.1 kiyohara prop_array_t int2gpp;
343 1.1 kiyohara prop_object_t gpp;
344 1.1 kiyohara int gpp_pin;
345 1.1 kiyohara
346 1.1 kiyohara int2gpp = prop_dictionary_get(device_properties(sc->sc_dev), "int2gpp");
347 1.1 kiyohara gpp = prop_array_get(int2gpp, int_pin);
348 1.1 kiyohara gpp_pin = prop_number_integer_value(gpp);
349 1.1 kiyohara return mvsocgpp_intr_establish(gpp_pin, ipl, 0, intrhand, intrarg);
350 1.1 kiyohara }
351 1.1 kiyohara
352 1.1 kiyohara static void
353 1.1 kiyohara gtpci_gpp_intr_disestablish(void *v, void *ih)
354 1.1 kiyohara {
355 1.1 kiyohara
356 1.1 kiyohara mvsocgpp_intr_disestablish(ih);
357 1.1 kiyohara }
358 1.1 kiyohara #endif
359 1.1 kiyohara
360 1.1 kiyohara #if NMVPEX_MBUS > 0
361 1.4 matt /* ARGSUSED */
362 1.4 matt void
363 1.4 matt mvpex_conf_interrupt(void *v, int bus, int dev, int ipin, int swiz, int *ilinep)
364 1.4 matt {
365 1.4 matt
366 1.4 matt /* nothing */
367 1.4 matt }
368 1.4 matt
369 1.1 kiyohara static pcireg_t
370 1.1 kiyohara mvpex_mbus_conf_read(void *v, pcitag_t tag, int reg)
371 1.1 kiyohara {
372 1.1 kiyohara struct mvpex_softc *sc = v;
373 1.1 kiyohara pcireg_t addr, data, pci_cs;
374 1.1 kiyohara uint32_t stat;
375 1.1 kiyohara int bus, dev, func, pexbus, pexdev;
376 1.1 kiyohara
377 1.1 kiyohara mvpex_decompose_tag(v, tag, &bus, &dev, &func);
378 1.1 kiyohara
379 1.1 kiyohara stat = bus_space_read_4(sc->sc_iot, sc->sc_ioh, MVPEX_STAT);
380 1.1 kiyohara pexbus = MVPEX_STAT_PEXBUSNUM(stat);
381 1.1 kiyohara pexdev = MVPEX_STAT_PEXDEVNUM(stat);
382 1.1 kiyohara if (bus != pexbus || dev != pexdev)
383 1.1 kiyohara if (stat & MVPEX_STAT_DLDOWN)
384 1.1 kiyohara return -1;
385 1.1 kiyohara
386 1.1 kiyohara if (bus == pexbus) {
387 1.1 kiyohara if (pexdev == 0) {
388 1.1 kiyohara if (dev != 1 && dev != pexdev)
389 1.1 kiyohara return -1;
390 1.1 kiyohara } else {
391 1.1 kiyohara if (dev != 0 && dev != pexdev)
392 1.1 kiyohara return -1;
393 1.1 kiyohara }
394 1.1 kiyohara if (func != 0)
395 1.1 kiyohara return -1;
396 1.1 kiyohara }
397 1.1 kiyohara
398 1.1 kiyohara addr = ((reg & 0xf00) << 24) | tag | (reg & 0xfc);
399 1.1 kiyohara
400 1.1 kiyohara #if defined(ORION)
401 1.1 kiyohara /*
402 1.1 kiyohara * Guideline (GL# PCI Express-1) Erroneous Read Data on Configuration
403 1.1 kiyohara * This guideline is relevant for all devices except of the following
404 1.1 kiyohara * devices:
405 1.1 kiyohara * 88F5281-BO and above, and 88F5181L-A0 and above
406 1.1 kiyohara */
407 1.1 kiyohara if ((bus != pexbus || dev != pexdev) &&
408 1.1 kiyohara !(sc->sc_model == MARVELL_ORION_2_88F5281 && sc->sc_rev == 1) &&
409 1.1 kiyohara !(sc->sc_model == MARVELL_ORION_1_88F5181 && sc->sc_rev == 8)) {
410 1.1 kiyohara
411 1.1 kiyohara /* PCI-Express configuration read work-around */
412 1.1 kiyohara /*
413 1.1 kiyohara * We will use one of the Punit (AHBToMbus) windows to
414 1.1 kiyohara * access the xbar and read the data from there
415 1.1 kiyohara *
416 1.1 kiyohara * Need to configure the 2 free Punit (AHB to MBus bridge)
417 1.1 kiyohara * address decoding windows:
418 1.1 kiyohara * Configure the flash Window to handle Configuration space
419 1.1 kiyohara * requests for PEX0/1:
420 1.1 kiyohara *
421 1.1 kiyohara * Configuration transactions from the CPU should write/read
422 1.1 kiyohara * the data to/from address of the form:
423 1.1 kiyohara * addr[31:28]: 0x5 (for PEX0) or 0x6 (for PEX1)
424 1.1 kiyohara * addr[27:24]: extended register number
425 1.1 kiyohara * addr[23:16]: bus number
426 1.1 kiyohara * addr[15:11]: device number
427 1.1 kiyohara * addr[10: 8]: function number
428 1.1 kiyohara * addr[ 7: 0]: register number
429 1.1 kiyohara */
430 1.1 kiyohara
431 1.1 kiyohara struct mvsoc_softc *soc =
432 1.1 kiyohara device_private(device_parent(sc->sc_dev));;
433 1.1 kiyohara bus_space_handle_t pcicfg_ioh;
434 1.1 kiyohara uint32_t remapl, remaph, wc, pcicfg_addr, pcicfg_size;
435 1.1 kiyohara int window, target, attr, base, size, s;
436 1.1 kiyohara const int pex_pcicfg_tag =
437 1.1 kiyohara (sc->sc_model == MARVELL_ORION_1_88F1181) ?
438 1.1 kiyohara ORION_TAG_FLASH_CS : ORION_TAG_PEX0_MEM;
439 1.1 kiyohara
440 1.1 kiyohara window = mvsoc_target(pex_pcicfg_tag,
441 1.1 kiyohara &target, &attr, &base, &size);
442 1.1 kiyohara if (window >= nwindow) {
443 1.1 kiyohara aprint_error_dev(sc->sc_dev,
444 1.1 kiyohara "can't read pcicfg space\n");
445 1.1 kiyohara return -1;
446 1.1 kiyohara }
447 1.1 kiyohara
448 1.1 kiyohara s = splhigh();
449 1.1 kiyohara
450 1.1 kiyohara remapl = remaph = 0;
451 1.1 kiyohara if (window == 0 || window == 1) {
452 1.1 kiyohara remapl = read_mlmbreg(MVSOC_MLMB_WRLR(window));
453 1.1 kiyohara remaph = read_mlmbreg(MVSOC_MLMB_WRHR(window));
454 1.1 kiyohara }
455 1.1 kiyohara
456 1.1 kiyohara wc =
457 1.1 kiyohara MVSOC_MLMB_WCR_WINEN |
458 1.1 kiyohara MVSOC_MLMB_WCR_ATTR(ORION_ATTR_PEX_CFG) |
459 1.1 kiyohara MVSOC_MLMB_WCR_TARGET((soc->sc_addr + sc->sc_offset) >> 16);
460 1.1 kiyohara if (sc->sc_model == MARVELL_ORION_1_88F1181) {
461 1.1 kiyohara pcicfg_addr = base;
462 1.1 kiyohara pcicfg_size = size;
463 1.1 kiyohara } else if (sc->sc_model == MARVELL_ORION_1_88F5182) {
464 1.1 kiyohara #define PEX_PCICFG_RW_WA_BASE 0x50000000
465 1.1 kiyohara #define PEX_PCICFG_RW_WA_5182_BASE 0xf0000000
466 1.1 kiyohara #define PEX_PCICFG_RW_WA_SIZE (16 * 1024 * 1024)
467 1.1 kiyohara pcicfg_addr = PEX_PCICFG_RW_WA_5182_BASE;
468 1.1 kiyohara pcicfg_size = PEX_PCICFG_RW_WA_SIZE;
469 1.1 kiyohara } else {
470 1.1 kiyohara pcicfg_addr = PEX_PCICFG_RW_WA_BASE;
471 1.1 kiyohara pcicfg_size = PEX_PCICFG_RW_WA_SIZE;
472 1.1 kiyohara }
473 1.1 kiyohara write_mlmbreg(MVSOC_MLMB_WCR(window),
474 1.1 kiyohara wc | MVSOC_MLMB_WCR_SIZE(pcicfg_size));
475 1.1 kiyohara write_mlmbreg(MVSOC_MLMB_WBR(window), pcicfg_addr);
476 1.1 kiyohara
477 1.1 kiyohara if (window == 0 || window == 1) {
478 1.1 kiyohara write_mlmbreg(MVSOC_MLMB_WRLR(window), pcicfg_addr);
479 1.1 kiyohara write_mlmbreg(MVSOC_MLMB_WRHR(window), 0);
480 1.1 kiyohara }
481 1.1 kiyohara
482 1.1 kiyohara if (bus_space_map(sc->sc_iot, pcicfg_addr, pcicfg_size, 0,
483 1.1 kiyohara &pcicfg_ioh) == 0) {
484 1.1 kiyohara data = bus_space_read_4(sc->sc_iot, pcicfg_ioh, addr);
485 1.1 kiyohara bus_space_unmap(sc->sc_iot, pcicfg_ioh, pcicfg_size);
486 1.1 kiyohara } else
487 1.1 kiyohara data = -1;
488 1.1 kiyohara
489 1.1 kiyohara write_mlmbreg(MVSOC_MLMB_WCR(window),
490 1.1 kiyohara MVSOC_MLMB_WCR_WINEN |
491 1.1 kiyohara MVSOC_MLMB_WCR_ATTR(attr) |
492 1.1 kiyohara MVSOC_MLMB_WCR_TARGET(target) |
493 1.1 kiyohara MVSOC_MLMB_WCR_SIZE(size));
494 1.1 kiyohara write_mlmbreg(MVSOC_MLMB_WBR(window), base);
495 1.1 kiyohara if (window == 0 || window == 1) {
496 1.1 kiyohara write_mlmbreg(MVSOC_MLMB_WRLR(window), remapl);
497 1.1 kiyohara write_mlmbreg(MVSOC_MLMB_WRHR(window), remaph);
498 1.1 kiyohara }
499 1.1 kiyohara
500 1.1 kiyohara splx(s);
501 1.1 kiyohara #else
502 1.1 kiyohara if (0) {
503 1.1 kiyohara #endif
504 1.1 kiyohara } else {
505 1.1 kiyohara bus_space_write_4(sc->sc_iot, sc->sc_ioh, MVPEX_CA,
506 1.1 kiyohara addr | MVPEX_CA_CONFIGEN);
507 1.1 kiyohara if ((addr | MVPEX_CA_CONFIGEN) !=
508 1.1 kiyohara bus_space_read_4(sc->sc_iot, sc->sc_ioh, MVPEX_CA))
509 1.1 kiyohara return -1;
510 1.1 kiyohara
511 1.1 kiyohara pci_cs = bus_space_read_4(sc->sc_iot, sc->sc_ioh,
512 1.1 kiyohara PCI_COMMAND_STATUS_REG);
513 1.1 kiyohara bus_space_write_4(sc->sc_iot, sc->sc_ioh,
514 1.1 kiyohara PCI_COMMAND_STATUS_REG, pci_cs | PCI_STATUS_MASTER_ABORT);
515 1.1 kiyohara
516 1.1 kiyohara data = bus_space_read_4(sc->sc_iot, sc->sc_ioh, MVPEX_CD);
517 1.1 kiyohara }
518 1.1 kiyohara
519 1.1 kiyohara return data;
520 1.1 kiyohara }
521 1.1 kiyohara #endif
522