1 1.24 riastrad /* $NetBSD: tegra124_car.c,v 1.24 2022/03/19 11:37:17 riastradh Exp $ */ 2 1.1 jmcneill 3 1.1 jmcneill /*- 4 1.1 jmcneill * Copyright (c) 2015 Jared D. McNeill <jmcneill (at) invisible.ca> 5 1.1 jmcneill * All rights reserved. 6 1.1 jmcneill * 7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without 8 1.1 jmcneill * modification, are permitted provided that the following conditions 9 1.1 jmcneill * are met: 10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright 11 1.1 jmcneill * notice, this list of conditions and the following disclaimer. 12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright 13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the 14 1.1 jmcneill * documentation and/or other materials provided with the distribution. 15 1.1 jmcneill * 16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, 21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; 22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED 23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, 24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 26 1.1 jmcneill * SUCH DAMAGE. 27 1.1 jmcneill */ 28 1.1 jmcneill 29 1.1 jmcneill #include <sys/cdefs.h> 30 1.24 riastrad __KERNEL_RCSID(0, "$NetBSD: tegra124_car.c,v 1.24 2022/03/19 11:37:17 riastradh Exp $"); 31 1.1 jmcneill 32 1.1 jmcneill #include <sys/param.h> 33 1.1 jmcneill #include <sys/bus.h> 34 1.1 jmcneill #include <sys/device.h> 35 1.1 jmcneill #include <sys/intr.h> 36 1.1 jmcneill #include <sys/systm.h> 37 1.1 jmcneill #include <sys/kernel.h> 38 1.1 jmcneill #include <sys/rndsource.h> 39 1.1 jmcneill #include <sys/atomic.h> 40 1.1 jmcneill #include <sys/kmem.h> 41 1.1 jmcneill 42 1.1 jmcneill #include <dev/clk/clk_backend.h> 43 1.1 jmcneill 44 1.1 jmcneill #include <arm/nvidia/tegra_reg.h> 45 1.1 jmcneill #include <arm/nvidia/tegra124_carreg.h> 46 1.1 jmcneill #include <arm/nvidia/tegra_clock.h> 47 1.1 jmcneill #include <arm/nvidia/tegra_pmcreg.h> 48 1.1 jmcneill #include <arm/nvidia/tegra_var.h> 49 1.1 jmcneill 50 1.1 jmcneill #include <dev/fdt/fdtvar.h> 51 1.1 jmcneill 52 1.1 jmcneill static int tegra124_car_match(device_t, cfdata_t, void *); 53 1.1 jmcneill static void tegra124_car_attach(device_t, device_t, void *); 54 1.1 jmcneill 55 1.15 aymeric static struct clk *tegra124_car_clock_decode(device_t, int, const void *, 56 1.15 aymeric size_t); 57 1.1 jmcneill 58 1.1 jmcneill static const struct fdtbus_clock_controller_func tegra124_car_fdtclock_funcs = { 59 1.1 jmcneill .decode = tegra124_car_clock_decode 60 1.1 jmcneill }; 61 1.1 jmcneill 62 1.1 jmcneill /* DT clock ID to clock name mappings */ 63 1.1 jmcneill static struct tegra124_car_clock_id { 64 1.1 jmcneill u_int id; 65 1.1 jmcneill const char *name; 66 1.1 jmcneill } tegra124_car_clock_ids[] = { 67 1.1 jmcneill { 3, "ispb" }, 68 1.1 jmcneill { 4, "rtc" }, 69 1.1 jmcneill { 5, "timer" }, 70 1.1 jmcneill { 6, "uarta" }, 71 1.1 jmcneill { 9, "sdmmc2" }, 72 1.1 jmcneill { 11, "i2s1" }, 73 1.1 jmcneill { 12, "i2c1" }, 74 1.1 jmcneill { 14, "sdmmc1" }, 75 1.1 jmcneill { 15, "sdmmc4" }, 76 1.1 jmcneill { 17, "pwm" }, 77 1.1 jmcneill { 18, "i2s2" }, 78 1.1 jmcneill { 22, "usbd" }, 79 1.1 jmcneill { 23, "isp" }, 80 1.1 jmcneill { 26, "disp2" }, 81 1.1 jmcneill { 27, "disp1" }, 82 1.1 jmcneill { 28, "host1x" }, 83 1.1 jmcneill { 29, "vcp" }, 84 1.1 jmcneill { 30, "i2s0" }, 85 1.1 jmcneill { 32, "mc" }, 86 1.1 jmcneill { 34, "apbdma" }, 87 1.1 jmcneill { 36, "kbc" }, 88 1.1 jmcneill { 40, "kfuse" }, 89 1.4 jakllsch { 41, "spi1" }, 90 1.1 jmcneill { 42, "nor" }, 91 1.4 jakllsch { 44, "spi2" }, 92 1.4 jakllsch { 46, "spi3" }, 93 1.1 jmcneill { 47, "i2c5" }, 94 1.1 jmcneill { 48, "dsia" }, 95 1.1 jmcneill { 50, "mipi" }, 96 1.1 jmcneill { 51, "hdmi" }, 97 1.1 jmcneill { 52, "csi" }, 98 1.1 jmcneill { 54, "i2c2" }, 99 1.1 jmcneill { 55, "uartc" }, 100 1.1 jmcneill { 56, "mipi_cal" }, 101 1.1 jmcneill { 57, "emc" }, 102 1.1 jmcneill { 58, "usb2" }, 103 1.1 jmcneill { 59, "usb3" }, 104 1.1 jmcneill { 61, "vde" }, 105 1.1 jmcneill { 62, "bsea" }, 106 1.1 jmcneill { 63, "bsev" }, 107 1.1 jmcneill { 65, "uartd" }, 108 1.1 jmcneill { 67, "i2c3" }, 109 1.4 jakllsch { 68, "spi4" }, 110 1.1 jmcneill { 69, "sdmmc3" }, 111 1.1 jmcneill { 70, "pcie" }, 112 1.1 jmcneill { 71, "owr" }, 113 1.1 jmcneill { 72, "afi" }, 114 1.1 jmcneill { 73, "csite" }, 115 1.1 jmcneill { 76, "la" }, 116 1.1 jmcneill { 77, "trace" }, 117 1.1 jmcneill { 78, "soc_therm" }, 118 1.1 jmcneill { 79, "dtv" }, 119 1.1 jmcneill { 81, "i2cslow" }, 120 1.1 jmcneill { 82, "dsib" }, 121 1.1 jmcneill { 83, "tsec" }, 122 1.1 jmcneill { 89, "xusb_host" }, 123 1.1 jmcneill { 91, "msenc" }, 124 1.1 jmcneill { 92, "csus" }, 125 1.1 jmcneill { 99, "mselect" }, 126 1.1 jmcneill { 100, "tsensor" }, 127 1.1 jmcneill { 101, "i2s3" }, 128 1.1 jmcneill { 102, "i2s4" }, 129 1.1 jmcneill { 103, "i2c4" }, 130 1.4 jakllsch { 104, "spi5" }, 131 1.4 jakllsch { 105, "spi6" }, 132 1.1 jmcneill { 106, "d_audio" }, 133 1.1 jmcneill { 107, "apbif" }, 134 1.1 jmcneill { 108, "dam0" }, 135 1.1 jmcneill { 109, "dam1" }, 136 1.1 jmcneill { 110, "dam2" }, 137 1.1 jmcneill { 111, "hda2codec_2x" }, 138 1.1 jmcneill { 113, "audio0_2x" }, 139 1.1 jmcneill { 114, "audio1_2x" }, 140 1.1 jmcneill { 115, "audio2_2x" }, 141 1.1 jmcneill { 116, "audio3_2x" }, 142 1.1 jmcneill { 117, "audio4_2x" }, 143 1.1 jmcneill { 118, "spdif_2x" }, 144 1.1 jmcneill { 119, "actmon" }, 145 1.1 jmcneill { 120, "extern1" }, 146 1.1 jmcneill { 121, "extern2" }, 147 1.1 jmcneill { 122, "extern3" }, 148 1.1 jmcneill { 123, "sata_oob" }, 149 1.1 jmcneill { 124, "sata" }, 150 1.1 jmcneill { 125, "hda" }, 151 1.1 jmcneill { 127, "se" }, 152 1.1 jmcneill { 128, "hda2hdmi" }, 153 1.1 jmcneill { 129, "sata_cold" }, 154 1.21 jmcneill { 136, "cec" }, 155 1.1 jmcneill { 144, "cilab" }, 156 1.1 jmcneill { 145, "cilcd" }, 157 1.1 jmcneill { 146, "cile" }, 158 1.1 jmcneill { 147, "dsialp" }, 159 1.1 jmcneill { 148, "dsiblp" }, 160 1.1 jmcneill { 149, "entropy" }, 161 1.1 jmcneill { 150, "dds" }, 162 1.1 jmcneill { 152, "dp2" }, 163 1.1 jmcneill { 153, "amx" }, 164 1.1 jmcneill { 154, "adx" }, 165 1.1 jmcneill { 156, "xusb_ss" }, 166 1.1 jmcneill { 166, "i2c6" }, 167 1.1 jmcneill { 171, "vim2_clk" }, 168 1.1 jmcneill { 176, "hdmi_audio" }, 169 1.1 jmcneill { 177, "clk72mhz" }, 170 1.1 jmcneill { 178, "vic03" }, 171 1.1 jmcneill { 180, "adx1" }, 172 1.1 jmcneill { 181, "dpaux" }, 173 1.1 jmcneill { 182, "sor0" }, 174 1.1 jmcneill { 184, "gpu" }, 175 1.1 jmcneill { 185, "amx1" }, 176 1.1 jmcneill { 192, "uartb" }, 177 1.1 jmcneill { 193, "vfir" }, 178 1.1 jmcneill { 194, "spdif_in" }, 179 1.1 jmcneill { 195, "spdif_out" }, 180 1.1 jmcneill { 196, "vi" }, 181 1.1 jmcneill { 197, "vi_sensor" }, 182 1.1 jmcneill { 198, "fuse" }, 183 1.1 jmcneill { 199, "fuse_burn" }, 184 1.1 jmcneill { 200, "clk_32k" }, 185 1.1 jmcneill { 201, "clk_m" }, 186 1.1 jmcneill { 202, "clk_m_div2" }, 187 1.1 jmcneill { 203, "clk_m_div4" }, 188 1.1 jmcneill { 204, "pll_ref" }, 189 1.1 jmcneill { 205, "pll_c" }, 190 1.1 jmcneill { 206, "pll_c_out1" }, 191 1.1 jmcneill { 207, "pll_c2" }, 192 1.1 jmcneill { 208, "pll_c3" }, 193 1.1 jmcneill { 209, "pll_m" }, 194 1.1 jmcneill { 210, "pll_m_out1" }, 195 1.2 jmcneill { 211, "pll_p_out0" }, 196 1.1 jmcneill { 212, "pll_p_out1" }, 197 1.1 jmcneill { 213, "pll_p_out2" }, 198 1.1 jmcneill { 214, "pll_p_out3" }, 199 1.1 jmcneill { 215, "pll_p_out4" }, 200 1.1 jmcneill { 216, "pll_a" }, 201 1.1 jmcneill { 217, "pll_a_out0" }, 202 1.1 jmcneill { 218, "pll_d" }, 203 1.1 jmcneill { 219, "pll_d_out0" }, 204 1.1 jmcneill { 220, "pll_d2" }, 205 1.1 jmcneill { 221, "pll_d2_out0" }, 206 1.1 jmcneill { 222, "pll_u" }, 207 1.1 jmcneill { 223, "pll_u_480m" }, 208 1.1 jmcneill { 224, "pll_u_60m" }, 209 1.1 jmcneill { 225, "pll_u_48m" }, 210 1.1 jmcneill { 226, "pll_u_12m" }, 211 1.1 jmcneill { 229, "pll_re_vco" }, 212 1.1 jmcneill { 230, "pll_re_out" }, 213 1.1 jmcneill { 231, "pll_e" }, 214 1.1 jmcneill { 232, "spdif_in_sync" }, 215 1.1 jmcneill { 233, "i2s0_sync" }, 216 1.1 jmcneill { 234, "i2s1_sync" }, 217 1.1 jmcneill { 235, "i2s2_sync" }, 218 1.1 jmcneill { 236, "i2s3_sync" }, 219 1.1 jmcneill { 237, "i2s4_sync" }, 220 1.1 jmcneill { 238, "vimclk_sync" }, 221 1.1 jmcneill { 239, "audio0" }, 222 1.1 jmcneill { 240, "audio1" }, 223 1.1 jmcneill { 241, "audio2" }, 224 1.1 jmcneill { 242, "audio3" }, 225 1.1 jmcneill { 243, "audio4" }, 226 1.1 jmcneill { 244, "spdif" }, 227 1.1 jmcneill { 245, "clk_out_1" }, 228 1.1 jmcneill { 246, "clk_out_2" }, 229 1.1 jmcneill { 247, "clk_out_3" }, 230 1.1 jmcneill { 248, "blink" }, 231 1.1 jmcneill { 252, "xusb_host_src" }, 232 1.1 jmcneill { 253, "xusb_falcon_src" }, 233 1.1 jmcneill { 254, "xusb_fs_src" }, 234 1.1 jmcneill { 255, "xusb_ss_src" }, 235 1.1 jmcneill { 256, "xusb_dev_src" }, 236 1.1 jmcneill { 257, "xusb_dev" }, 237 1.1 jmcneill { 258, "xusb_hs_src" }, 238 1.1 jmcneill { 259, "sclk" }, 239 1.1 jmcneill { 260, "hclk" }, 240 1.1 jmcneill { 261, "pclk" }, 241 1.1 jmcneill { 264, "dfll_ref" }, 242 1.1 jmcneill { 265, "dfll_soc" }, 243 1.1 jmcneill { 266, "vi_sensor2" }, 244 1.1 jmcneill { 267, "pll_p_out5" }, 245 1.1 jmcneill { 268, "cml0" }, 246 1.1 jmcneill { 269, "cml1" }, 247 1.1 jmcneill { 270, "pll_c4" }, 248 1.1 jmcneill { 271, "pll_dp" }, 249 1.1 jmcneill { 272, "pll_e_mux" }, 250 1.1 jmcneill { 273, "pll_d_dsi_out" }, 251 1.1 jmcneill { 300, "audio0_mux" }, 252 1.1 jmcneill { 301, "audio1_mux" }, 253 1.1 jmcneill { 302, "audio2_mux" }, 254 1.1 jmcneill { 303, "audio3_mux" }, 255 1.1 jmcneill { 304, "audio4_mux" }, 256 1.1 jmcneill { 305, "spdif_mux" }, 257 1.1 jmcneill { 306, "clk_out_1_mux" }, 258 1.1 jmcneill { 307, "clk_out_2_mux" }, 259 1.1 jmcneill { 308, "clk_out_3_mux" }, 260 1.1 jmcneill { 311, "sor0_lvds" }, 261 1.1 jmcneill { 312, "xusb_ss_div2" }, 262 1.1 jmcneill { 313, "pll_m_ud" }, 263 1.1 jmcneill { 314, "pll_c_ud" }, 264 1.1 jmcneill { 227, "pll_x" }, 265 1.1 jmcneill { 228, "pll_x_out0" }, 266 1.1 jmcneill { 262, "cclk_g" }, 267 1.1 jmcneill { 263, "cclk_lp" }, 268 1.1 jmcneill { 315, "clk_max" }, 269 1.1 jmcneill }; 270 1.1 jmcneill 271 1.1 jmcneill static struct clk *tegra124_car_clock_get(void *, const char *); 272 1.1 jmcneill static void tegra124_car_clock_put(void *, struct clk *); 273 1.1 jmcneill static u_int tegra124_car_clock_get_rate(void *, struct clk *); 274 1.1 jmcneill static int tegra124_car_clock_set_rate(void *, struct clk *, u_int); 275 1.1 jmcneill static int tegra124_car_clock_enable(void *, struct clk *); 276 1.1 jmcneill static int tegra124_car_clock_disable(void *, struct clk *); 277 1.1 jmcneill static int tegra124_car_clock_set_parent(void *, struct clk *, 278 1.1 jmcneill struct clk *); 279 1.1 jmcneill static struct clk *tegra124_car_clock_get_parent(void *, struct clk *); 280 1.1 jmcneill 281 1.1 jmcneill static const struct clk_funcs tegra124_car_clock_funcs = { 282 1.1 jmcneill .get = tegra124_car_clock_get, 283 1.1 jmcneill .put = tegra124_car_clock_put, 284 1.1 jmcneill .get_rate = tegra124_car_clock_get_rate, 285 1.1 jmcneill .set_rate = tegra124_car_clock_set_rate, 286 1.1 jmcneill .enable = tegra124_car_clock_enable, 287 1.1 jmcneill .disable = tegra124_car_clock_disable, 288 1.1 jmcneill .set_parent = tegra124_car_clock_set_parent, 289 1.1 jmcneill .get_parent = tegra124_car_clock_get_parent, 290 1.1 jmcneill }; 291 1.1 jmcneill 292 1.1 jmcneill #define CLK_FIXED(_name, _rate) { \ 293 1.1 jmcneill .base = { .name = (_name) }, .type = TEGRA_CLK_FIXED, \ 294 1.1 jmcneill .u = { .fixed = { .rate = (_rate) } } \ 295 1.1 jmcneill } 296 1.1 jmcneill 297 1.1 jmcneill #define CLK_PLL(_name, _parent, _base, _divm, _divn, _divp) { \ 298 1.1 jmcneill .base = { .name = (_name) }, .type = TEGRA_CLK_PLL, \ 299 1.1 jmcneill .parent = (_parent), \ 300 1.1 jmcneill .u = { \ 301 1.1 jmcneill .pll = { \ 302 1.1 jmcneill .base_reg = (_base), \ 303 1.1 jmcneill .divm_mask = (_divm), \ 304 1.1 jmcneill .divn_mask = (_divn), \ 305 1.1 jmcneill .divp_mask = (_divp), \ 306 1.1 jmcneill } \ 307 1.1 jmcneill } \ 308 1.1 jmcneill } 309 1.1 jmcneill 310 1.1 jmcneill #define CLK_MUX(_name, _reg, _bits, _p) { \ 311 1.1 jmcneill .base = { .name = (_name) }, .type = TEGRA_CLK_MUX, \ 312 1.1 jmcneill .u = { \ 313 1.1 jmcneill .mux = { \ 314 1.1 jmcneill .nparents = __arraycount(_p), \ 315 1.1 jmcneill .parents = (_p), \ 316 1.1 jmcneill .reg = (_reg), \ 317 1.1 jmcneill .bits = (_bits) \ 318 1.1 jmcneill } \ 319 1.1 jmcneill } \ 320 1.1 jmcneill } 321 1.1 jmcneill 322 1.1 jmcneill #define CLK_FIXED_DIV(_name, _parent, _div) { \ 323 1.1 jmcneill .base = { .name = (_name) }, .type = TEGRA_CLK_FIXED_DIV, \ 324 1.1 jmcneill .parent = (_parent), \ 325 1.1 jmcneill .u = { \ 326 1.1 jmcneill .fixed_div = { \ 327 1.1 jmcneill .div = (_div) \ 328 1.1 jmcneill } \ 329 1.1 jmcneill } \ 330 1.1 jmcneill } 331 1.1 jmcneill 332 1.1 jmcneill #define CLK_DIV(_name, _parent, _reg, _bits) { \ 333 1.1 jmcneill .base = { .name = (_name) }, .type = TEGRA_CLK_DIV, \ 334 1.1 jmcneill .parent = (_parent), \ 335 1.1 jmcneill .u = { \ 336 1.1 jmcneill .div = { \ 337 1.1 jmcneill .reg = (_reg), \ 338 1.1 jmcneill .bits = (_bits) \ 339 1.1 jmcneill } \ 340 1.1 jmcneill } \ 341 1.1 jmcneill } 342 1.1 jmcneill 343 1.1 jmcneill #define CLK_GATE(_name, _parent, _set, _clr, _bits) { \ 344 1.1 jmcneill .base = { .name = (_name), .flags = CLK_SET_RATE_PARENT }, \ 345 1.1 jmcneill .type = TEGRA_CLK_GATE, \ 346 1.1 jmcneill .parent = (_parent), \ 347 1.1 jmcneill .u = { \ 348 1.1 jmcneill .gate = { \ 349 1.1 jmcneill .set_reg = (_set), \ 350 1.1 jmcneill .clr_reg = (_clr), \ 351 1.1 jmcneill .bits = (_bits), \ 352 1.1 jmcneill } \ 353 1.1 jmcneill } \ 354 1.1 jmcneill } 355 1.1 jmcneill 356 1.1 jmcneill #define CLK_GATE_L(_name, _parent, _bits) \ 357 1.1 jmcneill CLK_GATE(_name, _parent, \ 358 1.1 jmcneill CAR_CLK_ENB_L_SET_REG, CAR_CLK_ENB_L_CLR_REG, \ 359 1.1 jmcneill _bits) 360 1.1 jmcneill 361 1.1 jmcneill #define CLK_GATE_H(_name, _parent, _bits) \ 362 1.1 jmcneill CLK_GATE(_name, _parent, \ 363 1.1 jmcneill CAR_CLK_ENB_H_SET_REG, CAR_CLK_ENB_H_CLR_REG, \ 364 1.1 jmcneill _bits) 365 1.1 jmcneill 366 1.1 jmcneill #define CLK_GATE_U(_name, _parent, _bits) \ 367 1.1 jmcneill CLK_GATE(_name, _parent, \ 368 1.1 jmcneill CAR_CLK_ENB_U_SET_REG, CAR_CLK_ENB_U_CLR_REG, \ 369 1.1 jmcneill _bits) 370 1.1 jmcneill 371 1.1 jmcneill #define CLK_GATE_V(_name, _parent, _bits) \ 372 1.1 jmcneill CLK_GATE(_name, _parent, \ 373 1.1 jmcneill CAR_CLK_ENB_V_SET_REG, CAR_CLK_ENB_V_CLR_REG, \ 374 1.1 jmcneill _bits) 375 1.1 jmcneill 376 1.1 jmcneill #define CLK_GATE_W(_name, _parent, _bits) \ 377 1.1 jmcneill CLK_GATE(_name, _parent, \ 378 1.1 jmcneill CAR_CLK_ENB_W_SET_REG, CAR_CLK_ENB_W_CLR_REG, \ 379 1.1 jmcneill _bits) 380 1.1 jmcneill 381 1.1 jmcneill #define CLK_GATE_X(_name, _parent, _bits) \ 382 1.1 jmcneill CLK_GATE(_name, _parent, \ 383 1.1 jmcneill CAR_CLK_ENB_X_SET_REG, CAR_CLK_ENB_X_CLR_REG, \ 384 1.1 jmcneill _bits) 385 1.1 jmcneill 386 1.1 jmcneill #define CLK_GATE_SIMPLE(_name, _parent, _reg, _bits) \ 387 1.1 jmcneill CLK_GATE(_name, _parent, _reg, _reg, _bits) 388 1.1 jmcneill 389 1.1 jmcneill static const char *mux_uart_p[] = 390 1.1 jmcneill { "pll_p_out0", "pll_c2_out0", "pll_c_out0", "pll_c3_out0", 391 1.1 jmcneill "pll_m_out0", NULL, "clk_m" }; 392 1.1 jmcneill static const char *mux_sdmmc_p[] = 393 1.1 jmcneill { "pll_p_out0", "pll_c2_out0", "pll_c_out0", "pll_c3_out0", 394 1.1 jmcneill "pll_m_out0", "pll_e_out0", "clk_m" }; 395 1.1 jmcneill static const char *mux_i2c_p[] = 396 1.1 jmcneill { "pll_p_out0", "pll_c2_out0", "pll_c_out0", "pll_c3_out0", 397 1.1 jmcneill "pll_m_out0", NULL, "clk_m" }; 398 1.4 jakllsch static const char *mux_spi_p[] = 399 1.4 jakllsch { "pll_p_out0", "pll_c2_out0", "pll_c_out0", "pll_c3_out0", 400 1.4 jakllsch "pll_m_out0", NULL, "clk_m" }; 401 1.1 jmcneill static const char *mux_sata_p[] = 402 1.1 jmcneill { "pll_p_out0", NULL, "pll_c_out0", NULL, "pll_m_out0", NULL, "clk_m" }; 403 1.1 jmcneill static const char *mux_hda_p[] = 404 1.1 jmcneill { "pll_p_out0", "pll_c2_out0", "pll_c_out0", "pll_c3_out0", 405 1.1 jmcneill "pll_m_out0", NULL, "clk_m" }; 406 1.17 jakllsch static const char *mux_mselect_p[] = 407 1.17 jakllsch { "pll_p_out0", "pll_c2_out0", "pll_c_out0", "pll_c3_out0", 408 1.17 jakllsch "pll_m_out0", "clk_s", "clk_m" }; 409 1.1 jmcneill static const char *mux_tsensor_p[] = 410 1.1 jmcneill { "pll_p_out0", "pll_c2_out0", "pll_c_out0", "pll_c3_out0", "clk_m", 411 1.1 jmcneill NULL, "clk_s" }; 412 1.1 jmcneill static const char *mux_soc_therm_p[] = 413 1.1 jmcneill { "pll_m_out0", "pll_c_out0", "pll_p_out0", "pll_a_out0", "pll_c2_out0", 414 1.1 jmcneill "pll_c3_out0" }; 415 1.1 jmcneill static const char *mux_host1x_p[] = 416 1.1 jmcneill { "pll_m_out0", "pll_c2_out0", "pll_c_out0", "pll_c3_out0", 417 1.1 jmcneill "pll_p_out0", NULL, "pll_a_out0" }; 418 1.1 jmcneill static const char *mux_disp_p[] = 419 1.1 jmcneill { "pll_p_out0", "pll_m_out0", "pll_d_out0", "pll_a_out0", "pll_c_out0", 420 1.1 jmcneill "pll_d2_out0", "clk_m" }; 421 1.1 jmcneill static const char *mux_hdmi_p[] = 422 1.1 jmcneill { "pll_p_out0", "pll_m_out0", "pll_d_out0", "pll_a_out0", "pll_c_out0", 423 1.1 jmcneill "pll_d2_out0", "clk_m" }; 424 1.6 jakllsch static const char *mux_xusb_host_p[] = 425 1.6 jakllsch { "clk_m", "pll_p_out0", "pll_c2_out0", "pll_c_out0", "pll_c3_out0", 426 1.6 jakllsch "pll_re_out" }; 427 1.6 jakllsch static const char *mux_xusb_ss_p[] = 428 1.6 jakllsch { "clk_m", "pll_re_out", "clk_s", "pll_u_480", 429 1.6 jakllsch "pll_c_out0", "pll_c2_out0", "pll_c3_out0", NULL }; 430 1.6 jakllsch static const char *mux_xusb_fs_p[] = 431 1.6 jakllsch { "clk_m", NULL, "pll_u_48", NULL, "pll_p_out0", NULL, "pll_u_480" }; 432 1.1 jmcneill 433 1.1 jmcneill static struct tegra_clk tegra124_car_clocks[] = { 434 1.14 jmcneill CLK_FIXED("clk_m", TEGRA124_REF_FREQ), 435 1.1 jmcneill 436 1.1 jmcneill CLK_PLL("pll_p", "clk_m", CAR_PLLP_BASE_REG, 437 1.1 jmcneill CAR_PLLP_BASE_DIVM, CAR_PLLP_BASE_DIVN, CAR_PLLP_BASE_DIVP), 438 1.1 jmcneill CLK_PLL("pll_c", "clk_m", CAR_PLLC_BASE_REG, 439 1.1 jmcneill CAR_PLLC_BASE_DIVM, CAR_PLLC_BASE_DIVN, CAR_PLLC_BASE_DIVP), 440 1.1 jmcneill CLK_PLL("pll_u", "clk_m", CAR_PLLU_BASE_REG, 441 1.1 jmcneill CAR_PLLU_BASE_DIVM, CAR_PLLU_BASE_DIVN, CAR_PLLU_BASE_VCO_FREQ), 442 1.1 jmcneill CLK_PLL("pll_x", "clk_m", CAR_PLLX_BASE_REG, 443 1.1 jmcneill CAR_PLLX_BASE_DIVM, CAR_PLLX_BASE_DIVN, CAR_PLLX_BASE_DIVP), 444 1.1 jmcneill CLK_PLL("pll_e", "clk_m", CAR_PLLE_BASE_REG, 445 1.1 jmcneill CAR_PLLE_BASE_DIVM, CAR_PLLE_BASE_DIVN, CAR_PLLE_BASE_DIVP_CML), 446 1.1 jmcneill CLK_PLL("pll_d", "clk_m", CAR_PLLD_BASE_REG, 447 1.1 jmcneill CAR_PLLD_BASE_DIVM, CAR_PLLD_BASE_DIVN, CAR_PLLD_BASE_DIVP), 448 1.1 jmcneill CLK_PLL("pll_d2", "clk_m", CAR_PLLD2_BASE_REG, 449 1.1 jmcneill CAR_PLLD2_BASE_DIVM, CAR_PLLD2_BASE_DIVN, CAR_PLLD2_BASE_DIVP), 450 1.6 jakllsch CLK_PLL("pll_re", "clk_m", CAR_PLLREFE_BASE_REG, 451 1.6 jakllsch CAR_PLLREFE_BASE_DIVM, CAR_PLLREFE_BASE_DIVN, CAR_PLLREFE_BASE_DIVP), 452 1.1 jmcneill 453 1.1 jmcneill CLK_FIXED_DIV("pll_p_out0", "pll_p", 1), 454 1.1 jmcneill CLK_FIXED_DIV("pll_u_480", "pll_u", 1), 455 1.1 jmcneill CLK_FIXED_DIV("pll_u_60", "pll_u", 8), 456 1.1 jmcneill CLK_FIXED_DIV("pll_u_48", "pll_u", 10), 457 1.1 jmcneill CLK_FIXED_DIV("pll_u_12", "pll_u", 40), 458 1.1 jmcneill CLK_FIXED_DIV("pll_d_out", "pll_d", 1), 459 1.1 jmcneill CLK_FIXED_DIV("pll_d_out0", "pll_d", 2), 460 1.1 jmcneill CLK_FIXED_DIV("pll_d2_out0", "pll_d2", 1), 461 1.6 jakllsch CLK_FIXED_DIV("pll_re_out", "pll_re", 1), 462 1.1 jmcneill 463 1.1 jmcneill CLK_MUX("mux_uarta", CAR_CLKSRC_UARTA_REG, CAR_CLKSRC_UART_SRC, 464 1.1 jmcneill mux_uart_p), 465 1.1 jmcneill CLK_MUX("mux_uartb", CAR_CLKSRC_UARTB_REG, CAR_CLKSRC_UART_SRC, 466 1.1 jmcneill mux_uart_p), 467 1.1 jmcneill CLK_MUX("mux_uartc", CAR_CLKSRC_UARTC_REG, CAR_CLKSRC_UART_SRC, 468 1.1 jmcneill mux_uart_p), 469 1.1 jmcneill CLK_MUX("mux_uartd", CAR_CLKSRC_UARTD_REG, CAR_CLKSRC_UART_SRC, 470 1.1 jmcneill mux_uart_p), 471 1.1 jmcneill CLK_MUX("mux_sdmmc1", CAR_CLKSRC_SDMMC1_REG, CAR_CLKSRC_SDMMC_SRC, 472 1.1 jmcneill mux_sdmmc_p), 473 1.1 jmcneill CLK_MUX("mux_sdmmc2", CAR_CLKSRC_SDMMC2_REG, CAR_CLKSRC_SDMMC_SRC, 474 1.1 jmcneill mux_sdmmc_p), 475 1.1 jmcneill CLK_MUX("mux_sdmmc3", CAR_CLKSRC_SDMMC3_REG, CAR_CLKSRC_SDMMC_SRC, 476 1.1 jmcneill mux_sdmmc_p), 477 1.1 jmcneill CLK_MUX("mux_sdmmc4", CAR_CLKSRC_SDMMC4_REG, CAR_CLKSRC_SDMMC_SRC, 478 1.1 jmcneill mux_sdmmc_p), 479 1.1 jmcneill CLK_MUX("mux_i2c1", CAR_CLKSRC_I2C1_REG, CAR_CLKSRC_I2C_SRC, mux_i2c_p), 480 1.1 jmcneill CLK_MUX("mux_i2c2", CAR_CLKSRC_I2C2_REG, CAR_CLKSRC_I2C_SRC, mux_i2c_p), 481 1.1 jmcneill CLK_MUX("mux_i2c3", CAR_CLKSRC_I2C3_REG, CAR_CLKSRC_I2C_SRC, mux_i2c_p), 482 1.1 jmcneill CLK_MUX("mux_i2c4", CAR_CLKSRC_I2C4_REG, CAR_CLKSRC_I2C_SRC, mux_i2c_p), 483 1.1 jmcneill CLK_MUX("mux_i2c5", CAR_CLKSRC_I2C5_REG, CAR_CLKSRC_I2C_SRC, mux_i2c_p), 484 1.1 jmcneill CLK_MUX("mux_i2c6", CAR_CLKSRC_I2C6_REG, CAR_CLKSRC_I2C_SRC, mux_i2c_p), 485 1.4 jakllsch CLK_MUX("mux_spi1", CAR_CLKSRC_SPI1_REG, CAR_CLKSRC_SPI_SRC, mux_spi_p), 486 1.4 jakllsch CLK_MUX("mux_spi2", CAR_CLKSRC_SPI2_REG, CAR_CLKSRC_SPI_SRC, mux_spi_p), 487 1.4 jakllsch CLK_MUX("mux_spi3", CAR_CLKSRC_SPI3_REG, CAR_CLKSRC_SPI_SRC, mux_spi_p), 488 1.4 jakllsch CLK_MUX("mux_spi4", CAR_CLKSRC_SPI4_REG, CAR_CLKSRC_SPI_SRC, mux_spi_p), 489 1.4 jakllsch CLK_MUX("mux_spi5", CAR_CLKSRC_SPI5_REG, CAR_CLKSRC_SPI_SRC, mux_spi_p), 490 1.4 jakllsch CLK_MUX("mux_spi6", CAR_CLKSRC_SPI6_REG, CAR_CLKSRC_SPI_SRC, mux_spi_p), 491 1.1 jmcneill CLK_MUX("mux_sata_oob", 492 1.1 jmcneill CAR_CLKSRC_SATA_OOB_REG, CAR_CLKSRC_SATA_OOB_SRC, mux_sata_p), 493 1.1 jmcneill CLK_MUX("mux_sata", 494 1.1 jmcneill CAR_CLKSRC_SATA_REG, CAR_CLKSRC_SATA_SRC, mux_sata_p), 495 1.1 jmcneill CLK_MUX("mux_hda2codec_2x", 496 1.1 jmcneill CAR_CLKSRC_HDA2CODEC_2X_REG, CAR_CLKSRC_HDA2CODEC_2X_SRC, 497 1.1 jmcneill mux_hda_p), 498 1.1 jmcneill CLK_MUX("mux_hda", 499 1.1 jmcneill CAR_CLKSRC_HDA_REG, CAR_CLKSRC_HDA_SRC, mux_hda_p), 500 1.1 jmcneill CLK_MUX("mux_soc_therm", 501 1.1 jmcneill CAR_CLKSRC_SOC_THERM_REG, CAR_CLKSRC_SOC_THERM_SRC, 502 1.1 jmcneill mux_soc_therm_p), 503 1.17 jakllsch CLK_MUX("mux_mselect", 504 1.17 jakllsch CAR_CLKSRC_MSELECT_REG, CAR_CLKSRC_MSELECT_SRC, 505 1.17 jakllsch mux_mselect_p), 506 1.1 jmcneill CLK_MUX("mux_tsensor", 507 1.1 jmcneill CAR_CLKSRC_TSENSOR_REG, CAR_CLKSRC_TSENSOR_SRC, 508 1.1 jmcneill mux_tsensor_p), 509 1.1 jmcneill CLK_MUX("mux_host1x", 510 1.1 jmcneill CAR_CLKSRC_HOST1X_REG, CAR_CLKSRC_HOST1X_SRC, 511 1.1 jmcneill mux_host1x_p), 512 1.1 jmcneill CLK_MUX("mux_disp1", 513 1.1 jmcneill CAR_CLKSRC_DISP1_REG, CAR_CLKSRC_DISP_SRC, 514 1.1 jmcneill mux_disp_p), 515 1.1 jmcneill CLK_MUX("mux_disp2", 516 1.1 jmcneill CAR_CLKSRC_DISP2_REG, CAR_CLKSRC_DISP_SRC, 517 1.1 jmcneill mux_disp_p), 518 1.1 jmcneill CLK_MUX("mux_hdmi", 519 1.1 jmcneill CAR_CLKSRC_HDMI_REG, CAR_CLKSRC_HDMI_SRC, 520 1.1 jmcneill mux_hdmi_p), 521 1.6 jakllsch CLK_MUX("mux_xusb_host", 522 1.6 jakllsch CAR_CLKSRC_XUSB_HOST_REG, CAR_CLKSRC_XUSB_HOST_SRC, 523 1.6 jakllsch mux_xusb_host_p), 524 1.6 jakllsch CLK_MUX("mux_xusb_falcon", 525 1.6 jakllsch CAR_CLKSRC_XUSB_FALCON_REG, CAR_CLKSRC_XUSB_FALCON_SRC, 526 1.6 jakllsch mux_xusb_host_p), 527 1.6 jakllsch CLK_MUX("mux_xusb_ss", 528 1.6 jakllsch CAR_CLKSRC_XUSB_SS_REG, CAR_CLKSRC_XUSB_SS_SRC, 529 1.6 jakllsch mux_xusb_ss_p), 530 1.6 jakllsch CLK_MUX("mux_xusb_fs", 531 1.6 jakllsch CAR_CLKSRC_XUSB_FS_REG, CAR_CLKSRC_XUSB_FS_SRC, 532 1.6 jakllsch mux_xusb_fs_p), 533 1.1 jmcneill 534 1.1 jmcneill CLK_DIV("div_uarta", "mux_uarta", 535 1.1 jmcneill CAR_CLKSRC_UARTA_REG, CAR_CLKSRC_UART_DIV), 536 1.1 jmcneill CLK_DIV("div_uartb", "mux_uartb", 537 1.1 jmcneill CAR_CLKSRC_UARTB_REG, CAR_CLKSRC_UART_DIV), 538 1.1 jmcneill CLK_DIV("div_uartc", "mux_uartc", 539 1.1 jmcneill CAR_CLKSRC_UARTC_REG, CAR_CLKSRC_UART_DIV), 540 1.1 jmcneill CLK_DIV("div_uartd", "mux_uartd", 541 1.1 jmcneill CAR_CLKSRC_UARTD_REG, CAR_CLKSRC_UART_DIV), 542 1.1 jmcneill CLK_DIV("div_sdmmc1", "mux_sdmmc1", 543 1.1 jmcneill CAR_CLKSRC_SDMMC1_REG, CAR_CLKSRC_SDMMC_DIV), 544 1.1 jmcneill CLK_DIV("div_sdmmc2", "mux_sdmmc2", 545 1.1 jmcneill CAR_CLKSRC_SDMMC2_REG, CAR_CLKSRC_SDMMC_DIV), 546 1.1 jmcneill CLK_DIV("div_sdmmc3", "mux_sdmmc3", 547 1.1 jmcneill CAR_CLKSRC_SDMMC3_REG, CAR_CLKSRC_SDMMC_DIV), 548 1.1 jmcneill CLK_DIV("div_sdmmc4", "mux_sdmmc4", 549 1.1 jmcneill CAR_CLKSRC_SDMMC4_REG, CAR_CLKSRC_SDMMC_DIV), 550 1.1 jmcneill CLK_DIV("div_i2c1", "mux_i2c1", 551 1.1 jmcneill CAR_CLKSRC_I2C1_REG, CAR_CLKSRC_I2C_DIV), 552 1.1 jmcneill CLK_DIV("div_i2c2", "mux_i2c2", 553 1.1 jmcneill CAR_CLKSRC_I2C2_REG, CAR_CLKSRC_I2C_DIV), 554 1.1 jmcneill CLK_DIV("div_i2c3", "mux_i2c3", 555 1.1 jmcneill CAR_CLKSRC_I2C3_REG, CAR_CLKSRC_I2C_DIV), 556 1.1 jmcneill CLK_DIV("div_i2c4", "mux_i2c4", 557 1.1 jmcneill CAR_CLKSRC_I2C4_REG, CAR_CLKSRC_I2C_DIV), 558 1.1 jmcneill CLK_DIV("div_i2c5", "mux_i2c5", 559 1.1 jmcneill CAR_CLKSRC_I2C5_REG, CAR_CLKSRC_I2C_DIV), 560 1.1 jmcneill CLK_DIV("div_i2c6", "mux_i2c6", 561 1.1 jmcneill CAR_CLKSRC_I2C6_REG, CAR_CLKSRC_I2C_DIV), 562 1.4 jakllsch CLK_DIV("div_spi1", "mux_spi1", 563 1.4 jakllsch CAR_CLKSRC_SPI1_REG, CAR_CLKSRC_SPI_DIV), 564 1.4 jakllsch CLK_DIV("div_spi2", "mux_spi2", 565 1.4 jakllsch CAR_CLKSRC_SPI2_REG, CAR_CLKSRC_SPI_DIV), 566 1.4 jakllsch CLK_DIV("div_spi3", "mux_spi3", 567 1.4 jakllsch CAR_CLKSRC_SPI3_REG, CAR_CLKSRC_SPI_DIV), 568 1.4 jakllsch CLK_DIV("div_spi4", "mux_spi4", 569 1.4 jakllsch CAR_CLKSRC_SPI4_REG, CAR_CLKSRC_SPI_DIV), 570 1.4 jakllsch CLK_DIV("div_spi5", "mux_spi5", 571 1.4 jakllsch CAR_CLKSRC_SPI5_REG, CAR_CLKSRC_SPI_DIV), 572 1.4 jakllsch CLK_DIV("div_spi6", "mux_spi6", 573 1.4 jakllsch CAR_CLKSRC_SPI6_REG, CAR_CLKSRC_SPI_DIV), 574 1.1 jmcneill CLK_DIV("div_sata_oob", "mux_sata_oob", 575 1.1 jmcneill CAR_CLKSRC_SATA_OOB_REG, CAR_CLKSRC_SATA_OOB_DIV), 576 1.1 jmcneill CLK_DIV("div_sata", "mux_sata", 577 1.1 jmcneill CAR_CLKSRC_SATA_REG, CAR_CLKSRC_SATA_DIV), 578 1.1 jmcneill CLK_DIV("div_hda2codec_2x", "mux_hda2codec_2x", 579 1.1 jmcneill CAR_CLKSRC_HDA2CODEC_2X_REG, CAR_CLKSRC_HDA2CODEC_2X_DIV), 580 1.1 jmcneill CLK_DIV("div_hda", "mux_hda", 581 1.1 jmcneill CAR_CLKSRC_HDA_REG, CAR_CLKSRC_HDA_DIV), 582 1.1 jmcneill CLK_DIV("div_soc_therm", "mux_soc_therm", 583 1.1 jmcneill CAR_CLKSRC_SOC_THERM_REG, CAR_CLKSRC_SOC_THERM_DIV), 584 1.17 jakllsch CLK_DIV("div_mselect", "mux_mselect", 585 1.17 jakllsch CAR_CLKSRC_MSELECT_REG, CAR_CLKSRC_MSELECT_DIV), 586 1.1 jmcneill CLK_DIV("div_tsensor", "mux_tsensor", 587 1.1 jmcneill CAR_CLKSRC_TSENSOR_REG, CAR_CLKSRC_TSENSOR_DIV), 588 1.1 jmcneill CLK_DIV("div_host1x", "mux_host1x", 589 1.1 jmcneill CAR_CLKSRC_HOST1X_REG, CAR_CLKSRC_HOST1X_CLK_DIVISOR), 590 1.1 jmcneill CLK_DIV("div_hdmi", "mux_hdmi", 591 1.1 jmcneill CAR_CLKSRC_HDMI_REG, CAR_CLKSRC_HDMI_DIV), 592 1.1 jmcneill CLK_DIV("div_pll_p_out5", "pll_p", 593 1.1 jmcneill CAR_PLLP_OUTC_REG, CAR_PLLP_OUTC_OUT5_RATIO), 594 1.6 jakllsch CLK_DIV("xusb_host_src", "mux_xusb_host", 595 1.6 jakllsch CAR_CLKSRC_XUSB_HOST_REG, CAR_CLKSRC_XUSB_HOST_DIV), 596 1.6 jakllsch CLK_DIV("xusb_ss_src", "mux_xusb_ss", 597 1.6 jakllsch CAR_CLKSRC_XUSB_SS_REG, CAR_CLKSRC_XUSB_SS_DIV), 598 1.6 jakllsch CLK_DIV("xusb_fs_src", "mux_xusb_fs", 599 1.6 jakllsch CAR_CLKSRC_XUSB_FS_REG, CAR_CLKSRC_XUSB_FS_DIV), 600 1.6 jakllsch CLK_DIV("xusb_falcon_src", "mux_xusb_falcon", 601 1.6 jakllsch CAR_CLKSRC_XUSB_FALCON_REG, CAR_CLKSRC_XUSB_FALCON_DIV), 602 1.1 jmcneill 603 1.1 jmcneill CLK_GATE_L("uarta", "div_uarta", CAR_DEV_L_UARTA), 604 1.1 jmcneill CLK_GATE_L("uartb", "div_uartb", CAR_DEV_L_UARTB), 605 1.1 jmcneill CLK_GATE_H("uartc", "div_uartc", CAR_DEV_H_UARTC), 606 1.1 jmcneill CLK_GATE_U("uartd", "div_uartd", CAR_DEV_U_UARTD), 607 1.1 jmcneill CLK_GATE_L("sdmmc1", "div_sdmmc1", CAR_DEV_L_SDMMC1), 608 1.1 jmcneill CLK_GATE_L("sdmmc2", "div_sdmmc2", CAR_DEV_L_SDMMC2), 609 1.1 jmcneill CLK_GATE_U("sdmmc3", "div_sdmmc3", CAR_DEV_U_SDMMC3), 610 1.1 jmcneill CLK_GATE_L("sdmmc4", "div_sdmmc4", CAR_DEV_L_SDMMC4), 611 1.1 jmcneill CLK_GATE_L("i2c1", "div_i2c1", CAR_DEV_L_I2C1), 612 1.1 jmcneill CLK_GATE_H("i2c2", "div_i2c2", CAR_DEV_H_I2C2), 613 1.1 jmcneill CLK_GATE_U("i2c3", "div_i2c3", CAR_DEV_U_I2C3), 614 1.1 jmcneill CLK_GATE_V("i2c4", "div_i2c4", CAR_DEV_V_I2C4), 615 1.1 jmcneill CLK_GATE_H("i2c5", "div_i2c5", CAR_DEV_H_I2C5), 616 1.1 jmcneill CLK_GATE_X("i2c6", "div_i2c6", CAR_DEV_X_I2C6), 617 1.4 jakllsch CLK_GATE_H("spi1", "div_spi1", CAR_DEV_H_SPI1), 618 1.4 jakllsch CLK_GATE_H("spi2", "div_spi2", CAR_DEV_H_SPI2), 619 1.4 jakllsch CLK_GATE_H("spi3", "div_spi3", CAR_DEV_H_SPI3), 620 1.4 jakllsch CLK_GATE_U("spi4", "div_spi4", CAR_DEV_U_SPI4), 621 1.4 jakllsch CLK_GATE_V("spi5", "div_spi5", CAR_DEV_V_SPI5), 622 1.4 jakllsch CLK_GATE_V("spi6", "div_spi6", CAR_DEV_V_SPI6), 623 1.1 jmcneill CLK_GATE_L("usbd", "pll_u_480", CAR_DEV_L_USBD), 624 1.1 jmcneill CLK_GATE_H("usb2", "pll_u_480", CAR_DEV_H_USB2), 625 1.1 jmcneill CLK_GATE_H("usb3", "pll_u_480", CAR_DEV_H_USB3), 626 1.1 jmcneill CLK_GATE_V("sata_oob", "div_sata_oob", CAR_DEV_V_SATA_OOB), 627 1.1 jmcneill CLK_GATE_V("sata", "div_sata", CAR_DEV_V_SATA), 628 1.1 jmcneill CLK_GATE_SIMPLE("cml0", "pll_e", 629 1.1 jmcneill CAR_PLLE_AUX_REG, CAR_PLLE_AUX_CML0_OEN), 630 1.1 jmcneill CLK_GATE_SIMPLE("cml1", "pll_e", 631 1.1 jmcneill CAR_PLLE_AUX_REG, CAR_PLLE_AUX_CML1_OEN), 632 1.1 jmcneill CLK_GATE_V("hda2codec_2x", "div_hda2codec_2x", CAR_DEV_V_HDA2CODEC_2X), 633 1.1 jmcneill CLK_GATE_V("hda", "div_hda", CAR_DEV_V_HDA), 634 1.1 jmcneill CLK_GATE_W("hda2hdmi", "clk_m", CAR_DEV_W_HDA2HDMICODEC), 635 1.21 jmcneill CLK_GATE_W("cec", "clk_m", CAR_DEV_W_CEC), 636 1.1 jmcneill CLK_GATE_H("fuse", "clk_m", CAR_DEV_H_FUSE), 637 1.1 jmcneill CLK_GATE_U("soc_therm", "div_soc_therm", CAR_DEV_U_SOC_THERM), 638 1.17 jakllsch CLK_GATE_V("mselect", "div_mselect", CAR_DEV_V_MSELECT), 639 1.1 jmcneill CLK_GATE_V("tsensor", "div_tsensor", CAR_DEV_V_TSENSOR), 640 1.1 jmcneill CLK_GATE_L("host1x", "div_host1x", CAR_DEV_L_HOST1X), 641 1.1 jmcneill CLK_GATE_L("disp1", "mux_disp1", CAR_DEV_L_DISP1), 642 1.1 jmcneill CLK_GATE_L("disp2", "mux_disp2", CAR_DEV_L_DISP2), 643 1.1 jmcneill CLK_GATE_H("hdmi", "div_hdmi", CAR_DEV_H_HDMI), 644 1.5 jakllsch CLK_GATE_SIMPLE("pll_p_out5", "div_pll_p_out5", 645 1.1 jmcneill CAR_PLLP_OUTC_REG, CAR_PLLP_OUTC_OUT5_CLKEN), 646 1.6 jakllsch CLK_GATE_U("xusb_host", "xusb_host_src", CAR_DEV_U_XUSB_HOST), 647 1.6 jakllsch CLK_GATE_W("xusb_ss", "xusb_ss_src", CAR_DEV_W_XUSB_SS), 648 1.9 jmcneill CLK_GATE_X("gpu", "pll_ref", CAR_DEV_X_GPU), 649 1.13 jmcneill CLK_GATE_H("apbdma", "clk_m", CAR_DEV_H_APBDMA), 650 1.17 jakllsch CLK_GATE_U("pcie", "mselect", CAR_DEV_U_PCIE), 651 1.17 jakllsch CLK_GATE_U("afi", "mselect", CAR_DEV_U_AFI), 652 1.1 jmcneill }; 653 1.1 jmcneill 654 1.10 jmcneill struct tegra124_init_parent { 655 1.10 jmcneill const char *clock; 656 1.10 jmcneill const char *parent; 657 1.10 jmcneill } tegra124_init_parents[] = { 658 1.10 jmcneill { "sata_oob", "pll_p_out0" }, 659 1.10 jmcneill { "sata", "pll_p_out0" }, 660 1.10 jmcneill { "hda", "pll_p_out0" }, 661 1.10 jmcneill { "hda2codec_2x", "pll_p_out0" }, 662 1.10 jmcneill { "soc_therm", "pll_p_out0" }, 663 1.10 jmcneill { "tsensor", "clk_m" }, 664 1.10 jmcneill { "xusb_host_src", "pll_p_out0" }, 665 1.10 jmcneill { "xusb_falcon_src", "pll_p_out0" }, 666 1.10 jmcneill { "xusb_ss_src", "pll_u_480" }, 667 1.10 jmcneill { "xusb_fs_src", "pll_u_48" }, 668 1.12 jmcneill { "host1x", "pll_p_out0" }, 669 1.10 jmcneill }; 670 1.10 jmcneill 671 1.1 jmcneill struct tegra124_car_rst { 672 1.1 jmcneill u_int set_reg; 673 1.1 jmcneill u_int clr_reg; 674 1.1 jmcneill u_int mask; 675 1.1 jmcneill }; 676 1.1 jmcneill 677 1.1 jmcneill static struct tegra124_car_reset_reg { 678 1.1 jmcneill u_int set_reg; 679 1.1 jmcneill u_int clr_reg; 680 1.1 jmcneill } tegra124_car_reset_regs[] = { 681 1.1 jmcneill { CAR_RST_DEV_L_SET_REG, CAR_RST_DEV_L_CLR_REG }, 682 1.1 jmcneill { CAR_RST_DEV_H_SET_REG, CAR_RST_DEV_H_CLR_REG }, 683 1.1 jmcneill { CAR_RST_DEV_U_SET_REG, CAR_RST_DEV_U_CLR_REG }, 684 1.1 jmcneill { CAR_RST_DEV_V_SET_REG, CAR_RST_DEV_V_CLR_REG }, 685 1.1 jmcneill { CAR_RST_DEV_W_SET_REG, CAR_RST_DEV_W_CLR_REG }, 686 1.1 jmcneill { CAR_RST_DEV_X_SET_REG, CAR_RST_DEV_X_CLR_REG }, 687 1.1 jmcneill }; 688 1.1 jmcneill 689 1.1 jmcneill static void * tegra124_car_reset_acquire(device_t, const void *, size_t); 690 1.1 jmcneill static void tegra124_car_reset_release(device_t, void *); 691 1.1 jmcneill static int tegra124_car_reset_assert(device_t, void *); 692 1.1 jmcneill static int tegra124_car_reset_deassert(device_t, void *); 693 1.1 jmcneill 694 1.1 jmcneill static const struct fdtbus_reset_controller_func tegra124_car_fdtreset_funcs = { 695 1.1 jmcneill .acquire = tegra124_car_reset_acquire, 696 1.1 jmcneill .release = tegra124_car_reset_release, 697 1.1 jmcneill .reset_assert = tegra124_car_reset_assert, 698 1.1 jmcneill .reset_deassert = tegra124_car_reset_deassert, 699 1.1 jmcneill }; 700 1.1 jmcneill 701 1.1 jmcneill struct tegra124_car_softc { 702 1.1 jmcneill device_t sc_dev; 703 1.1 jmcneill bus_space_tag_t sc_bst; 704 1.1 jmcneill bus_space_handle_t sc_bsh; 705 1.1 jmcneill 706 1.10 jmcneill struct clk_domain sc_clkdom; 707 1.10 jmcneill 708 1.1 jmcneill u_int sc_clock_cells; 709 1.1 jmcneill u_int sc_reset_cells; 710 1.1 jmcneill 711 1.1 jmcneill krndsource_t sc_rndsource; 712 1.1 jmcneill }; 713 1.1 jmcneill 714 1.1 jmcneill static void tegra124_car_init(struct tegra124_car_softc *); 715 1.1 jmcneill static void tegra124_car_utmip_init(struct tegra124_car_softc *); 716 1.6 jakllsch static void tegra124_car_xusb_init(struct tegra124_car_softc *); 717 1.10 jmcneill static void tegra124_car_watchdog_init(struct tegra124_car_softc *); 718 1.10 jmcneill static void tegra124_car_parent_init(struct tegra124_car_softc *); 719 1.1 jmcneill 720 1.1 jmcneill static void tegra124_car_rnd_attach(device_t); 721 1.1 jmcneill static void tegra124_car_rnd_callback(size_t, void *); 722 1.1 jmcneill 723 1.1 jmcneill CFATTACH_DECL_NEW(tegra124_car, sizeof(struct tegra124_car_softc), 724 1.1 jmcneill tegra124_car_match, tegra124_car_attach, NULL, NULL); 725 1.1 jmcneill 726 1.22 thorpej static const struct device_compatible_entry compat_data[] = { 727 1.22 thorpej { .compat = "nvidia,tegra124-car" }, 728 1.22 thorpej DEVICE_COMPAT_EOL 729 1.22 thorpej }; 730 1.22 thorpej 731 1.1 jmcneill static int 732 1.1 jmcneill tegra124_car_match(device_t parent, cfdata_t cf, void *aux) 733 1.1 jmcneill { 734 1.1 jmcneill struct fdt_attach_args * const faa = aux; 735 1.1 jmcneill 736 1.1 jmcneill #if 0 737 1.22 thorpej return of_compatible_match(faa->faa_phandle, compat_data); 738 1.1 jmcneill #else 739 1.22 thorpej return of_compatible_match(faa->faa_phandle, compat_data) ? 999 : 0; 740 1.1 jmcneill #endif 741 1.1 jmcneill } 742 1.1 jmcneill 743 1.1 jmcneill static void 744 1.1 jmcneill tegra124_car_attach(device_t parent, device_t self, void *aux) 745 1.1 jmcneill { 746 1.1 jmcneill struct tegra124_car_softc * const sc = device_private(self); 747 1.1 jmcneill struct fdt_attach_args * const faa = aux; 748 1.1 jmcneill const int phandle = faa->faa_phandle; 749 1.1 jmcneill bus_addr_t addr; 750 1.1 jmcneill bus_size_t size; 751 1.10 jmcneill int error, n; 752 1.1 jmcneill 753 1.1 jmcneill if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) { 754 1.1 jmcneill aprint_error(": couldn't get registers\n"); 755 1.1 jmcneill return; 756 1.1 jmcneill } 757 1.1 jmcneill 758 1.1 jmcneill sc->sc_dev = self; 759 1.1 jmcneill sc->sc_bst = faa->faa_bst; 760 1.1 jmcneill error = bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh); 761 1.1 jmcneill if (error) { 762 1.19 skrll aprint_error(": couldn't map %#" PRIxBUSADDR ": %d", addr, error); 763 1.1 jmcneill return; 764 1.1 jmcneill } 765 1.1 jmcneill if (of_getprop_uint32(phandle, "#clock-cells", &sc->sc_clock_cells)) 766 1.1 jmcneill sc->sc_clock_cells = 1; 767 1.1 jmcneill if (of_getprop_uint32(phandle, "#reset-cells", &sc->sc_reset_cells)) 768 1.1 jmcneill sc->sc_reset_cells = 1; 769 1.1 jmcneill 770 1.1 jmcneill aprint_naive("\n"); 771 1.1 jmcneill aprint_normal(": CAR\n"); 772 1.1 jmcneill 773 1.16 jmcneill sc->sc_clkdom.name = device_xname(self); 774 1.10 jmcneill sc->sc_clkdom.funcs = &tegra124_car_clock_funcs; 775 1.10 jmcneill sc->sc_clkdom.priv = sc; 776 1.16 jmcneill for (n = 0; n < __arraycount(tegra124_car_clocks); n++) { 777 1.10 jmcneill tegra124_car_clocks[n].base.domain = &sc->sc_clkdom; 778 1.16 jmcneill clk_attach(&tegra124_car_clocks[n].base); 779 1.16 jmcneill } 780 1.1 jmcneill 781 1.1 jmcneill fdtbus_register_clock_controller(self, phandle, 782 1.1 jmcneill &tegra124_car_fdtclock_funcs); 783 1.1 jmcneill fdtbus_register_reset_controller(self, phandle, 784 1.1 jmcneill &tegra124_car_fdtreset_funcs); 785 1.1 jmcneill 786 1.1 jmcneill tegra124_car_init(sc); 787 1.1 jmcneill 788 1.24 riastrad tegra124_car_rnd_attach(self); 789 1.1 jmcneill } 790 1.1 jmcneill 791 1.1 jmcneill static void 792 1.1 jmcneill tegra124_car_init(struct tegra124_car_softc *sc) 793 1.1 jmcneill { 794 1.10 jmcneill tegra124_car_parent_init(sc); 795 1.1 jmcneill tegra124_car_utmip_init(sc); 796 1.6 jakllsch tegra124_car_xusb_init(sc); 797 1.10 jmcneill tegra124_car_watchdog_init(sc); 798 1.10 jmcneill } 799 1.10 jmcneill 800 1.10 jmcneill static void 801 1.10 jmcneill tegra124_car_parent_init(struct tegra124_car_softc *sc) 802 1.10 jmcneill { 803 1.10 jmcneill struct clk *clk, *clk_parent; 804 1.10 jmcneill int error; 805 1.10 jmcneill u_int n; 806 1.10 jmcneill 807 1.10 jmcneill for (n = 0; n < __arraycount(tegra124_init_parents); n++) { 808 1.10 jmcneill clk = clk_get(&sc->sc_clkdom, tegra124_init_parents[n].clock); 809 1.10 jmcneill KASSERT(clk != NULL); 810 1.10 jmcneill clk_parent = clk_get(&sc->sc_clkdom, 811 1.10 jmcneill tegra124_init_parents[n].parent); 812 1.10 jmcneill KASSERT(clk_parent != NULL); 813 1.10 jmcneill 814 1.10 jmcneill error = clk_set_parent(clk, clk_parent); 815 1.10 jmcneill if (error) { 816 1.10 jmcneill aprint_error_dev(sc->sc_dev, 817 1.10 jmcneill "couldn't set '%s' parent to '%s': %d\n", 818 1.10 jmcneill clk->name, clk_parent->name, error); 819 1.10 jmcneill } 820 1.10 jmcneill clk_put(clk_parent); 821 1.10 jmcneill clk_put(clk); 822 1.10 jmcneill } 823 1.1 jmcneill } 824 1.1 jmcneill 825 1.1 jmcneill static void 826 1.1 jmcneill tegra124_car_utmip_init(struct tegra124_car_softc *sc) 827 1.1 jmcneill { 828 1.1 jmcneill bus_space_tag_t bst = sc->sc_bst; 829 1.1 jmcneill bus_space_handle_t bsh = sc->sc_bsh; 830 1.1 jmcneill 831 1.1 jmcneill const u_int enable_dly_count = 0x02; 832 1.1 jmcneill const u_int stable_count = 0x2f; 833 1.1 jmcneill const u_int active_dly_count = 0x04; 834 1.1 jmcneill const u_int xtal_freq_count = 0x76; 835 1.1 jmcneill 836 1.1 jmcneill tegra_reg_set_clear(bst, bsh, CAR_UTMIP_PLL_CFG2_REG, 837 1.1 jmcneill __SHIFTIN(stable_count, CAR_UTMIP_PLL_CFG2_STABLE_COUNT) | 838 1.1 jmcneill __SHIFTIN(active_dly_count, CAR_UTMIP_PLL_CFG2_ACTIVE_DLY_COUNT), 839 1.1 jmcneill CAR_UTMIP_PLL_CFG2_PD_SAMP_A_POWERDOWN | 840 1.1 jmcneill CAR_UTMIP_PLL_CFG2_PD_SAMP_B_POWERDOWN | 841 1.1 jmcneill CAR_UTMIP_PLL_CFG2_PD_SAMP_C_POWERDOWN | 842 1.1 jmcneill CAR_UTMIP_PLL_CFG2_STABLE_COUNT | 843 1.1 jmcneill CAR_UTMIP_PLL_CFG2_ACTIVE_DLY_COUNT); 844 1.1 jmcneill 845 1.1 jmcneill tegra_reg_set_clear(bst, bsh, CAR_UTMIP_PLL_CFG1_REG, 846 1.1 jmcneill __SHIFTIN(enable_dly_count, CAR_UTMIP_PLL_CFG1_ENABLE_DLY_COUNT) | 847 1.1 jmcneill __SHIFTIN(xtal_freq_count, CAR_UTMIP_PLL_CFG1_XTAL_FREQ_COUNT), 848 1.1 jmcneill CAR_UTMIP_PLL_CFG1_ENABLE_DLY_COUNT | 849 1.1 jmcneill CAR_UTMIP_PLL_CFG1_XTAL_FREQ_COUNT); 850 1.1 jmcneill 851 1.1 jmcneill tegra_reg_set_clear(bst, bsh, CAR_UTMIP_PLL_CFG1_REG, 852 1.1 jmcneill 0, 853 1.1 jmcneill CAR_UTMIP_PLL_CFG1_PLLU_POWERDOWN | 854 1.1 jmcneill CAR_UTMIP_PLL_CFG1_PLL_ENABLE_POWERDOWN); 855 1.1 jmcneill 856 1.1 jmcneill } 857 1.1 jmcneill 858 1.1 jmcneill static void 859 1.6 jakllsch tegra124_car_xusb_init(struct tegra124_car_softc *sc) 860 1.6 jakllsch { 861 1.6 jakllsch const bus_space_tag_t bst = sc->sc_bst; 862 1.6 jakllsch const bus_space_handle_t bsh = sc->sc_bsh; 863 1.6 jakllsch uint32_t val; 864 1.6 jakllsch 865 1.6 jakllsch /* XXX do this all better */ 866 1.6 jakllsch 867 1.6 jakllsch bus_space_write_4(bst, bsh, CAR_CLK_ENB_W_SET_REG, CAR_DEV_W_XUSB); 868 1.6 jakllsch 869 1.6 jakllsch tegra_reg_set_clear(bst, bsh, CAR_PLLREFE_MISC_REG, 870 1.6 jakllsch 0, CAR_PLLREFE_MISC_IDDQ); 871 1.6 jakllsch val = __SHIFTIN(25, CAR_PLLREFE_BASE_DIVN) | 872 1.6 jakllsch __SHIFTIN(1, CAR_PLLREFE_BASE_DIVM); 873 1.6 jakllsch bus_space_write_4(bst, bsh, CAR_PLLREFE_BASE_REG, val); 874 1.6 jakllsch 875 1.6 jakllsch tegra_reg_set_clear(bst, bsh, CAR_PLLREFE_MISC_REG, 876 1.6 jakllsch 0, CAR_PLLREFE_MISC_LOCK_OVERRIDE); 877 1.6 jakllsch tegra_reg_set_clear(bst, bsh, CAR_PLLREFE_BASE_REG, 878 1.6 jakllsch CAR_PLLREFE_BASE_ENABLE, 0); 879 1.6 jakllsch tegra_reg_set_clear(bst, bsh, CAR_PLLREFE_MISC_REG, 880 1.6 jakllsch CAR_PLLREFE_MISC_LOCK_ENABLE, 0); 881 1.6 jakllsch 882 1.6 jakllsch do { 883 1.6 jakllsch delay(2); 884 1.6 jakllsch val = bus_space_read_4(bst, bsh, CAR_PLLREFE_MISC_REG); 885 1.6 jakllsch } while ((val & CAR_PLLREFE_MISC_LOCK) == 0); 886 1.6 jakllsch 887 1.6 jakllsch tegra_reg_set_clear(bst, bsh, CAR_PLLE_MISC_REG, 888 1.6 jakllsch CAR_PLLE_MISC_IDDQ_SWCTL, CAR_PLLE_MISC_IDDQ_OVERRIDE); 889 1.6 jakllsch tegra_reg_set_clear(bst, bsh, CAR_PLLE_BASE_REG, 890 1.6 jakllsch CAR_PLLE_BASE_ENABLE, 0); 891 1.6 jakllsch tegra_reg_set_clear(bst, bsh, CAR_PLLE_MISC_REG, 892 1.6 jakllsch CAR_PLLE_MISC_LOCK_ENABLE, 0); 893 1.6 jakllsch 894 1.6 jakllsch do { 895 1.6 jakllsch delay(2); 896 1.6 jakllsch val = bus_space_read_4(bst, bsh, CAR_PLLE_MISC_REG); 897 1.6 jakllsch } while ((val & CAR_PLLE_MISC_LOCK) == 0); 898 1.6 jakllsch 899 1.6 jakllsch tegra_reg_set_clear(bst, bsh, CAR_CLKSRC_XUSB_SS_REG, 900 1.6 jakllsch CAR_CLKSRC_XUSB_SS_HS_CLK_BYPASS, 0); 901 1.6 jakllsch } 902 1.6 jakllsch 903 1.6 jakllsch static void 904 1.10 jmcneill tegra124_car_watchdog_init(struct tegra124_car_softc *sc) 905 1.10 jmcneill { 906 1.10 jmcneill const bus_space_tag_t bst = sc->sc_bst; 907 1.10 jmcneill const bus_space_handle_t bsh = sc->sc_bsh; 908 1.10 jmcneill 909 1.10 jmcneill /* Enable watchdog timer reset for system */ 910 1.10 jmcneill tegra_reg_set_clear(bst, bsh, CAR_RST_SOURCE_REG, 911 1.10 jmcneill CAR_RST_SOURCE_WDT_EN|CAR_RST_SOURCE_WDT_SYS_RST_EN, 0); 912 1.10 jmcneill } 913 1.10 jmcneill 914 1.10 jmcneill static void 915 1.1 jmcneill tegra124_car_rnd_attach(device_t self) 916 1.1 jmcneill { 917 1.1 jmcneill struct tegra124_car_softc * const sc = device_private(self); 918 1.1 jmcneill 919 1.1 jmcneill rndsource_setcb(&sc->sc_rndsource, tegra124_car_rnd_callback, sc); 920 1.1 jmcneill rnd_attach_source(&sc->sc_rndsource, device_xname(sc->sc_dev), 921 1.1 jmcneill RND_TYPE_RNG, RND_FLAG_COLLECT_VALUE|RND_FLAG_HASCB); 922 1.1 jmcneill } 923 1.1 jmcneill 924 1.1 jmcneill static void 925 1.7 riastrad tegra124_car_rnd_callback(size_t bytes_wanted, void *priv) 926 1.1 jmcneill { 927 1.1 jmcneill struct tegra124_car_softc * const sc = priv; 928 1.1 jmcneill uint16_t buf[512]; 929 1.1 jmcneill uint32_t cnt; 930 1.1 jmcneill 931 1.7 riastrad while (bytes_wanted) { 932 1.7 riastrad const u_int nbytes = MIN(bytes_wanted, 1024); 933 1.7 riastrad for (cnt = 0; cnt < bytes_wanted / 2; cnt++) { 934 1.1 jmcneill buf[cnt] = bus_space_read_4(sc->sc_bst, sc->sc_bsh, 935 1.1 jmcneill CAR_PLL_LFSR_REG) & 0xffff; 936 1.1 jmcneill } 937 1.7 riastrad rnd_add_data_sync(&sc->sc_rndsource, buf, nbytes, 938 1.7 riastrad nbytes * NBBY); 939 1.7 riastrad bytes_wanted -= MIN(bytes_wanted, nbytes); 940 1.1 jmcneill } 941 1.1 jmcneill explicit_memset(buf, 0, sizeof(buf)); 942 1.1 jmcneill } 943 1.1 jmcneill 944 1.1 jmcneill static struct tegra_clk * 945 1.1 jmcneill tegra124_car_clock_find(const char *name) 946 1.1 jmcneill { 947 1.1 jmcneill u_int n; 948 1.1 jmcneill 949 1.1 jmcneill for (n = 0; n < __arraycount(tegra124_car_clocks); n++) { 950 1.1 jmcneill if (strcmp(tegra124_car_clocks[n].base.name, name) == 0) { 951 1.1 jmcneill return &tegra124_car_clocks[n]; 952 1.1 jmcneill } 953 1.1 jmcneill } 954 1.1 jmcneill 955 1.1 jmcneill return NULL; 956 1.1 jmcneill } 957 1.1 jmcneill 958 1.1 jmcneill static struct tegra_clk * 959 1.1 jmcneill tegra124_car_clock_find_by_id(u_int clock_id) 960 1.1 jmcneill { 961 1.1 jmcneill u_int n; 962 1.1 jmcneill 963 1.1 jmcneill for (n = 0; n < __arraycount(tegra124_car_clock_ids); n++) { 964 1.1 jmcneill if (tegra124_car_clock_ids[n].id == clock_id) { 965 1.1 jmcneill const char *name = tegra124_car_clock_ids[n].name; 966 1.1 jmcneill return tegra124_car_clock_find(name); 967 1.1 jmcneill } 968 1.1 jmcneill } 969 1.1 jmcneill 970 1.1 jmcneill return NULL; 971 1.1 jmcneill } 972 1.1 jmcneill 973 1.1 jmcneill static struct clk * 974 1.15 aymeric tegra124_car_clock_decode(device_t dev, int cc_phandle, const void *data, 975 1.15 aymeric size_t len) 976 1.1 jmcneill { 977 1.1 jmcneill struct tegra124_car_softc * const sc = device_private(dev); 978 1.1 jmcneill struct tegra_clk *tclk; 979 1.1 jmcneill 980 1.1 jmcneill if (len != sc->sc_clock_cells * 4) { 981 1.1 jmcneill return NULL; 982 1.1 jmcneill } 983 1.1 jmcneill 984 1.1 jmcneill const u_int clock_id = be32dec(data); 985 1.1 jmcneill 986 1.1 jmcneill tclk = tegra124_car_clock_find_by_id(clock_id); 987 1.1 jmcneill if (tclk) 988 1.1 jmcneill return TEGRA_CLK_BASE(tclk); 989 1.1 jmcneill 990 1.1 jmcneill return NULL; 991 1.1 jmcneill } 992 1.1 jmcneill 993 1.1 jmcneill static struct clk * 994 1.1 jmcneill tegra124_car_clock_get(void *priv, const char *name) 995 1.1 jmcneill { 996 1.1 jmcneill struct tegra_clk *tclk; 997 1.1 jmcneill 998 1.1 jmcneill tclk = tegra124_car_clock_find(name); 999 1.1 jmcneill if (tclk == NULL) 1000 1.1 jmcneill return NULL; 1001 1.1 jmcneill 1002 1.1 jmcneill atomic_inc_uint(&tclk->refcnt); 1003 1.1 jmcneill 1004 1.1 jmcneill return TEGRA_CLK_BASE(tclk); 1005 1.1 jmcneill } 1006 1.1 jmcneill 1007 1.1 jmcneill static void 1008 1.1 jmcneill tegra124_car_clock_put(void *priv, struct clk *clk) 1009 1.1 jmcneill { 1010 1.1 jmcneill struct tegra_clk *tclk = TEGRA_CLK_PRIV(clk); 1011 1.1 jmcneill 1012 1.1 jmcneill KASSERT(tclk->refcnt > 0); 1013 1.1 jmcneill 1014 1.1 jmcneill atomic_dec_uint(&tclk->refcnt); 1015 1.1 jmcneill } 1016 1.1 jmcneill 1017 1.1 jmcneill static u_int 1018 1.1 jmcneill tegra124_car_clock_get_rate_pll(struct tegra124_car_softc *sc, 1019 1.1 jmcneill struct tegra_clk *tclk) 1020 1.1 jmcneill { 1021 1.1 jmcneill struct tegra_pll_clk *tpll = &tclk->u.pll; 1022 1.1 jmcneill struct tegra_clk *tclk_parent; 1023 1.1 jmcneill bus_space_tag_t bst = sc->sc_bst; 1024 1.1 jmcneill bus_space_handle_t bsh = sc->sc_bsh; 1025 1.1 jmcneill u_int divm, divn, divp; 1026 1.1 jmcneill uint64_t rate; 1027 1.1 jmcneill 1028 1.1 jmcneill KASSERT(tclk->type == TEGRA_CLK_PLL); 1029 1.1 jmcneill 1030 1.1 jmcneill tclk_parent = tegra124_car_clock_find(tclk->parent); 1031 1.1 jmcneill KASSERT(tclk_parent != NULL); 1032 1.1 jmcneill 1033 1.1 jmcneill const u_int rate_parent = tegra124_car_clock_get_rate(sc, 1034 1.1 jmcneill TEGRA_CLK_BASE(tclk_parent)); 1035 1.1 jmcneill 1036 1.1 jmcneill const uint32_t base = bus_space_read_4(bst, bsh, tpll->base_reg); 1037 1.1 jmcneill divm = __SHIFTOUT(base, tpll->divm_mask); 1038 1.1 jmcneill divn = __SHIFTOUT(base, tpll->divn_mask); 1039 1.1 jmcneill if (tpll->base_reg == CAR_PLLU_BASE_REG) { 1040 1.1 jmcneill divp = __SHIFTOUT(base, tpll->divp_mask) ? 0 : 1; 1041 1.1 jmcneill } else { 1042 1.1 jmcneill divp = __SHIFTOUT(base, tpll->divp_mask); 1043 1.1 jmcneill } 1044 1.1 jmcneill 1045 1.1 jmcneill rate = (uint64_t)rate_parent * divn; 1046 1.1 jmcneill return rate / (divm << divp); 1047 1.1 jmcneill } 1048 1.1 jmcneill 1049 1.1 jmcneill static int 1050 1.1 jmcneill tegra124_car_clock_set_rate_pll(struct tegra124_car_softc *sc, 1051 1.1 jmcneill struct tegra_clk *tclk, u_int rate) 1052 1.1 jmcneill { 1053 1.1 jmcneill struct tegra_pll_clk *tpll = &tclk->u.pll; 1054 1.1 jmcneill bus_space_tag_t bst = sc->sc_bst; 1055 1.1 jmcneill bus_space_handle_t bsh = sc->sc_bsh; 1056 1.1 jmcneill struct clk *clk_parent; 1057 1.1 jmcneill uint32_t bp, base; 1058 1.1 jmcneill 1059 1.1 jmcneill clk_parent = tegra124_car_clock_get_parent(sc, TEGRA_CLK_BASE(tclk)); 1060 1.1 jmcneill if (clk_parent == NULL) 1061 1.1 jmcneill return EIO; 1062 1.1 jmcneill const u_int rate_parent = tegra124_car_clock_get_rate(sc, clk_parent); 1063 1.1 jmcneill if (rate_parent == 0) 1064 1.1 jmcneill return EIO; 1065 1.1 jmcneill 1066 1.1 jmcneill if (tpll->base_reg == CAR_PLLX_BASE_REG) { 1067 1.1 jmcneill const u_int divm = 1; 1068 1.1 jmcneill const u_int divn = rate / rate_parent; 1069 1.1 jmcneill const u_int divp = 0; 1070 1.1 jmcneill 1071 1.1 jmcneill bp = bus_space_read_4(bst, bsh, CAR_CCLKG_BURST_POLICY_REG); 1072 1.1 jmcneill bp &= ~CAR_CCLKG_BURST_POLICY_CPU_STATE; 1073 1.1 jmcneill bp |= __SHIFTIN(CAR_CCLKG_BURST_POLICY_CPU_STATE_IDLE, 1074 1.1 jmcneill CAR_CCLKG_BURST_POLICY_CPU_STATE); 1075 1.1 jmcneill bp &= ~CAR_CCLKG_BURST_POLICY_CWAKEUP_IDLE_SOURCE; 1076 1.1 jmcneill bp |= __SHIFTIN(CAR_CCLKG_BURST_POLICY_CWAKEUP_SOURCE_CLKM, 1077 1.1 jmcneill CAR_CCLKG_BURST_POLICY_CWAKEUP_IDLE_SOURCE); 1078 1.1 jmcneill bus_space_write_4(bst, bsh, CAR_CCLKG_BURST_POLICY_REG, bp); 1079 1.1 jmcneill 1080 1.1 jmcneill base = bus_space_read_4(bst, bsh, CAR_PLLX_BASE_REG); 1081 1.1 jmcneill base &= ~CAR_PLLX_BASE_DIVM; 1082 1.1 jmcneill base &= ~CAR_PLLX_BASE_DIVN; 1083 1.1 jmcneill base &= ~CAR_PLLX_BASE_DIVP; 1084 1.1 jmcneill base |= __SHIFTIN(divm, CAR_PLLX_BASE_DIVM); 1085 1.1 jmcneill base |= __SHIFTIN(divn, CAR_PLLX_BASE_DIVN); 1086 1.1 jmcneill base |= __SHIFTIN(divp, CAR_PLLX_BASE_DIVP); 1087 1.1 jmcneill bus_space_write_4(bst, bsh, CAR_PLLX_BASE_REG, base); 1088 1.1 jmcneill 1089 1.1 jmcneill tegra_reg_set_clear(bst, bsh, CAR_PLLX_MISC_REG, 1090 1.1 jmcneill CAR_PLLX_MISC_LOCK_ENABLE, 0); 1091 1.1 jmcneill do { 1092 1.1 jmcneill delay(2); 1093 1.1 jmcneill base = bus_space_read_4(bst, bsh, tpll->base_reg); 1094 1.1 jmcneill } while ((base & CAR_PLLX_BASE_LOCK) == 0); 1095 1.1 jmcneill delay(100); 1096 1.1 jmcneill 1097 1.1 jmcneill bp &= ~CAR_CCLKG_BURST_POLICY_CPU_STATE; 1098 1.1 jmcneill bp |= __SHIFTIN(CAR_CCLKG_BURST_POLICY_CPU_STATE_RUN, 1099 1.1 jmcneill CAR_CCLKG_BURST_POLICY_CPU_STATE); 1100 1.1 jmcneill bp &= ~CAR_CCLKG_BURST_POLICY_CWAKEUP_IDLE_SOURCE; 1101 1.1 jmcneill bp |= __SHIFTIN(CAR_CCLKG_BURST_POLICY_CWAKEUP_SOURCE_PLLX_OUT0_LJ, 1102 1.1 jmcneill CAR_CCLKG_BURST_POLICY_CWAKEUP_IDLE_SOURCE); 1103 1.1 jmcneill bus_space_write_4(bst, bsh, CAR_CCLKG_BURST_POLICY_REG, bp); 1104 1.1 jmcneill 1105 1.1 jmcneill return 0; 1106 1.1 jmcneill } else if (tpll->base_reg == CAR_PLLD2_BASE_REG) { 1107 1.1 jmcneill const u_int divm = 1; 1108 1.1 jmcneill const u_int pldiv = 1; 1109 1.1 jmcneill const u_int divn = (rate << pldiv) / rate_parent; 1110 1.1 jmcneill 1111 1.1 jmcneill /* Set frequency */ 1112 1.1 jmcneill tegra_reg_set_clear(bst, bsh, tpll->base_reg, 1113 1.1 jmcneill __SHIFTIN(divm, CAR_PLLD2_BASE_DIVM) | 1114 1.1 jmcneill __SHIFTIN(divn, CAR_PLLD2_BASE_DIVN) | 1115 1.1 jmcneill __SHIFTIN(pldiv, CAR_PLLD2_BASE_DIVP), 1116 1.1 jmcneill CAR_PLLD2_BASE_REF_SRC_SEL | 1117 1.1 jmcneill CAR_PLLD2_BASE_DIVM | 1118 1.1 jmcneill CAR_PLLD2_BASE_DIVN | 1119 1.1 jmcneill CAR_PLLD2_BASE_DIVP); 1120 1.1 jmcneill 1121 1.1 jmcneill return 0; 1122 1.1 jmcneill } else { 1123 1.1 jmcneill /* TODO */ 1124 1.1 jmcneill return EOPNOTSUPP; 1125 1.1 jmcneill } 1126 1.1 jmcneill } 1127 1.1 jmcneill 1128 1.1 jmcneill static int 1129 1.1 jmcneill tegra124_car_clock_set_parent_mux(struct tegra124_car_softc *sc, 1130 1.1 jmcneill struct tegra_clk *tclk, struct tegra_clk *tclk_parent) 1131 1.1 jmcneill { 1132 1.1 jmcneill struct tegra_mux_clk *tmux = &tclk->u.mux; 1133 1.1 jmcneill bus_space_tag_t bst = sc->sc_bst; 1134 1.1 jmcneill bus_space_handle_t bsh = sc->sc_bsh; 1135 1.1 jmcneill uint32_t v; 1136 1.1 jmcneill u_int src; 1137 1.1 jmcneill 1138 1.1 jmcneill KASSERT(tclk->type == TEGRA_CLK_MUX); 1139 1.1 jmcneill 1140 1.1 jmcneill for (src = 0; src < tmux->nparents; src++) { 1141 1.1 jmcneill if (tmux->parents[src] == NULL) { 1142 1.1 jmcneill continue; 1143 1.1 jmcneill } 1144 1.1 jmcneill if (strcmp(tmux->parents[src], tclk_parent->base.name) == 0) { 1145 1.1 jmcneill break; 1146 1.1 jmcneill } 1147 1.1 jmcneill } 1148 1.1 jmcneill if (src == tmux->nparents) { 1149 1.1 jmcneill return EINVAL; 1150 1.1 jmcneill } 1151 1.1 jmcneill 1152 1.1 jmcneill if (tmux->reg == CAR_CLKSRC_HDMI_REG && 1153 1.1 jmcneill src == CAR_CLKSRC_HDMI_SRC_PLLD2_OUT0) { 1154 1.1 jmcneill /* Change IDDQ from 1 to 0 */ 1155 1.1 jmcneill tegra_reg_set_clear(bst, bsh, CAR_PLLD2_BASE_REG, 1156 1.1 jmcneill 0, CAR_PLLD2_BASE_IDDQ); 1157 1.1 jmcneill delay(2); 1158 1.1 jmcneill 1159 1.1 jmcneill /* Enable lock */ 1160 1.1 jmcneill tegra_reg_set_clear(bst, bsh, CAR_PLLD2_MISC_REG, 1161 1.1 jmcneill CAR_PLLD2_MISC_LOCK_ENABLE, 0); 1162 1.1 jmcneill 1163 1.1 jmcneill /* Enable PLLD2 */ 1164 1.1 jmcneill tegra_reg_set_clear(bst, bsh, CAR_PLLD2_BASE_REG, 1165 1.1 jmcneill CAR_PLLD2_BASE_ENABLE, 0); 1166 1.1 jmcneill 1167 1.1 jmcneill /* Wait for lock */ 1168 1.1 jmcneill do { 1169 1.1 jmcneill delay(2); 1170 1.1 jmcneill v = bus_space_read_4(bst, bsh, CAR_PLLD2_BASE_REG); 1171 1.1 jmcneill } while ((v & CAR_PLLD2_BASE_LOCK) == 0); 1172 1.1 jmcneill 1173 1.1 jmcneill delay(200); 1174 1.1 jmcneill } 1175 1.1 jmcneill 1176 1.1 jmcneill v = bus_space_read_4(bst, bsh, tmux->reg); 1177 1.1 jmcneill v &= ~tmux->bits; 1178 1.1 jmcneill v |= __SHIFTIN(src, tmux->bits); 1179 1.1 jmcneill bus_space_write_4(bst, bsh, tmux->reg, v); 1180 1.1 jmcneill 1181 1.1 jmcneill return 0; 1182 1.1 jmcneill } 1183 1.1 jmcneill 1184 1.1 jmcneill static struct tegra_clk * 1185 1.1 jmcneill tegra124_car_clock_get_parent_mux(struct tegra124_car_softc *sc, 1186 1.1 jmcneill struct tegra_clk *tclk) 1187 1.1 jmcneill { 1188 1.1 jmcneill struct tegra_mux_clk *tmux = &tclk->u.mux; 1189 1.1 jmcneill bus_space_tag_t bst = sc->sc_bst; 1190 1.1 jmcneill bus_space_handle_t bsh = sc->sc_bsh; 1191 1.1 jmcneill 1192 1.1 jmcneill KASSERT(tclk->type == TEGRA_CLK_MUX); 1193 1.1 jmcneill 1194 1.1 jmcneill const uint32_t v = bus_space_read_4(bst, bsh, tmux->reg); 1195 1.1 jmcneill const u_int src = __SHIFTOUT(v, tmux->bits); 1196 1.1 jmcneill 1197 1.1 jmcneill KASSERT(src < tmux->nparents); 1198 1.1 jmcneill 1199 1.1 jmcneill if (tmux->parents[src] == NULL) { 1200 1.1 jmcneill return NULL; 1201 1.1 jmcneill } 1202 1.1 jmcneill 1203 1.1 jmcneill return tegra124_car_clock_find(tmux->parents[src]); 1204 1.1 jmcneill } 1205 1.1 jmcneill 1206 1.1 jmcneill static u_int 1207 1.1 jmcneill tegra124_car_clock_get_rate_fixed_div(struct tegra124_car_softc *sc, 1208 1.1 jmcneill struct tegra_clk *tclk) 1209 1.1 jmcneill { 1210 1.1 jmcneill struct tegra_fixed_div_clk *tfixed_div = &tclk->u.fixed_div; 1211 1.1 jmcneill struct clk *clk_parent; 1212 1.1 jmcneill 1213 1.1 jmcneill clk_parent = tegra124_car_clock_get_parent(sc, TEGRA_CLK_BASE(tclk)); 1214 1.1 jmcneill if (clk_parent == NULL) 1215 1.1 jmcneill return 0; 1216 1.1 jmcneill const u_int parent_rate = tegra124_car_clock_get_rate(sc, clk_parent); 1217 1.1 jmcneill 1218 1.1 jmcneill return parent_rate / tfixed_div->div; 1219 1.1 jmcneill } 1220 1.1 jmcneill 1221 1.1 jmcneill static u_int 1222 1.11 jmcneill tegra124_car_clock_calc_rate_frac_div(u_int rate, u_int raw_div) 1223 1.11 jmcneill { 1224 1.11 jmcneill raw_div += 2; 1225 1.11 jmcneill rate *= 2; 1226 1.11 jmcneill rate += raw_div - 1; 1227 1.11 jmcneill rate /= raw_div; 1228 1.11 jmcneill return rate; 1229 1.11 jmcneill } 1230 1.11 jmcneill 1231 1.11 jmcneill static u_int 1232 1.1 jmcneill tegra124_car_clock_get_rate_div(struct tegra124_car_softc *sc, 1233 1.1 jmcneill struct tegra_clk *tclk) 1234 1.1 jmcneill { 1235 1.1 jmcneill struct tegra_div_clk *tdiv = &tclk->u.div; 1236 1.1 jmcneill bus_space_tag_t bst = sc->sc_bst; 1237 1.1 jmcneill bus_space_handle_t bsh = sc->sc_bsh; 1238 1.1 jmcneill struct clk *clk_parent; 1239 1.3 jakllsch u_int rate; 1240 1.1 jmcneill 1241 1.1 jmcneill KASSERT(tclk->type == TEGRA_CLK_DIV); 1242 1.1 jmcneill 1243 1.1 jmcneill clk_parent = tegra124_car_clock_get_parent(sc, TEGRA_CLK_BASE(tclk)); 1244 1.1 jmcneill const u_int parent_rate = tegra124_car_clock_get_rate(sc, clk_parent); 1245 1.1 jmcneill 1246 1.1 jmcneill const uint32_t v = bus_space_read_4(bst, bsh, tdiv->reg); 1247 1.1 jmcneill const u_int raw_div = __SHIFTOUT(v, tdiv->bits); 1248 1.1 jmcneill 1249 1.1 jmcneill switch (tdiv->reg) { 1250 1.3 jakllsch case CAR_CLKSRC_I2C1_REG: 1251 1.3 jakllsch case CAR_CLKSRC_I2C2_REG: 1252 1.3 jakllsch case CAR_CLKSRC_I2C3_REG: 1253 1.3 jakllsch case CAR_CLKSRC_I2C4_REG: 1254 1.3 jakllsch case CAR_CLKSRC_I2C5_REG: 1255 1.3 jakllsch case CAR_CLKSRC_I2C6_REG: 1256 1.3 jakllsch rate = parent_rate * 1 / (raw_div + 1); 1257 1.3 jakllsch break; 1258 1.1 jmcneill case CAR_CLKSRC_UARTA_REG: 1259 1.1 jmcneill case CAR_CLKSRC_UARTB_REG: 1260 1.1 jmcneill case CAR_CLKSRC_UARTC_REG: 1261 1.1 jmcneill case CAR_CLKSRC_UARTD_REG: 1262 1.1 jmcneill if (v & CAR_CLKSRC_UART_DIV_ENB) { 1263 1.11 jmcneill rate = tegra124_car_clock_calc_rate_frac_div( 1264 1.11 jmcneill parent_rate, raw_div); 1265 1.1 jmcneill } else { 1266 1.3 jakllsch rate = parent_rate; 1267 1.1 jmcneill } 1268 1.1 jmcneill break; 1269 1.1 jmcneill default: 1270 1.11 jmcneill rate = tegra124_car_clock_calc_rate_frac_div(parent_rate, 1271 1.11 jmcneill raw_div); 1272 1.1 jmcneill break; 1273 1.1 jmcneill } 1274 1.1 jmcneill 1275 1.3 jakllsch return rate; 1276 1.1 jmcneill } 1277 1.1 jmcneill 1278 1.1 jmcneill static int 1279 1.1 jmcneill tegra124_car_clock_set_rate_div(struct tegra124_car_softc *sc, 1280 1.1 jmcneill struct tegra_clk *tclk, u_int rate) 1281 1.1 jmcneill { 1282 1.1 jmcneill struct tegra_div_clk *tdiv = &tclk->u.div; 1283 1.1 jmcneill bus_space_tag_t bst = sc->sc_bst; 1284 1.1 jmcneill bus_space_handle_t bsh = sc->sc_bsh; 1285 1.1 jmcneill struct clk *clk_parent; 1286 1.2 jmcneill u_int raw_div; 1287 1.1 jmcneill uint32_t v; 1288 1.1 jmcneill 1289 1.1 jmcneill KASSERT(tclk->type == TEGRA_CLK_DIV); 1290 1.1 jmcneill 1291 1.1 jmcneill clk_parent = tegra124_car_clock_get_parent(sc, TEGRA_CLK_BASE(tclk)); 1292 1.1 jmcneill if (clk_parent == NULL) 1293 1.1 jmcneill return EINVAL; 1294 1.1 jmcneill const u_int parent_rate = tegra124_car_clock_get_rate(sc, clk_parent); 1295 1.1 jmcneill 1296 1.1 jmcneill v = bus_space_read_4(bst, bsh, tdiv->reg); 1297 1.1 jmcneill 1298 1.3 jakllsch raw_div = __SHIFTOUT(tdiv->bits, tdiv->bits); 1299 1.3 jakllsch 1300 1.1 jmcneill switch (tdiv->reg) { 1301 1.1 jmcneill case CAR_CLKSRC_UARTA_REG: 1302 1.1 jmcneill case CAR_CLKSRC_UARTB_REG: 1303 1.1 jmcneill case CAR_CLKSRC_UARTC_REG: 1304 1.1 jmcneill case CAR_CLKSRC_UARTD_REG: 1305 1.1 jmcneill if (rate == parent_rate) { 1306 1.1 jmcneill v &= ~CAR_CLKSRC_UART_DIV_ENB; 1307 1.1 jmcneill } else { 1308 1.1 jmcneill v |= CAR_CLKSRC_UART_DIV_ENB; 1309 1.3 jakllsch raw_div = (parent_rate * 2) / rate - 2; 1310 1.1 jmcneill } 1311 1.1 jmcneill break; 1312 1.1 jmcneill case CAR_CLKSRC_SATA_REG: 1313 1.1 jmcneill if (rate) { 1314 1.1 jmcneill tegra_reg_set_clear(bst, bsh, CAR_SATA_PLL_CFG0_REG, 1315 1.1 jmcneill 0, CAR_SATA_PLL_CFG0_PADPLL_RESET_SWCTL); 1316 1.1 jmcneill v |= CAR_CLKSRC_SATA_AUX_CLK_ENB; 1317 1.3 jakllsch raw_div = (parent_rate * 2) / rate - 2; 1318 1.1 jmcneill } else { 1319 1.1 jmcneill v &= ~CAR_CLKSRC_SATA_AUX_CLK_ENB; 1320 1.1 jmcneill } 1321 1.1 jmcneill break; 1322 1.3 jakllsch case CAR_CLKSRC_I2C1_REG: 1323 1.3 jakllsch case CAR_CLKSRC_I2C2_REG: 1324 1.3 jakllsch case CAR_CLKSRC_I2C3_REG: 1325 1.3 jakllsch case CAR_CLKSRC_I2C4_REG: 1326 1.3 jakllsch case CAR_CLKSRC_I2C5_REG: 1327 1.3 jakllsch case CAR_CLKSRC_I2C6_REG: 1328 1.3 jakllsch if (rate) 1329 1.3 jakllsch raw_div = parent_rate / rate - 1; 1330 1.3 jakllsch break; 1331 1.11 jmcneill case CAR_CLKSRC_SDMMC1_REG: 1332 1.11 jmcneill case CAR_CLKSRC_SDMMC2_REG: 1333 1.11 jmcneill case CAR_CLKSRC_SDMMC3_REG: 1334 1.11 jmcneill case CAR_CLKSRC_SDMMC4_REG: 1335 1.11 jmcneill if (rate) { 1336 1.11 jmcneill for (raw_div = 0x00; raw_div <= 0xff; raw_div++) { 1337 1.11 jmcneill u_int calc_rate = 1338 1.11 jmcneill tegra124_car_clock_calc_rate_frac_div( 1339 1.11 jmcneill parent_rate, raw_div); 1340 1.11 jmcneill if (calc_rate <= rate) 1341 1.11 jmcneill break; 1342 1.11 jmcneill } 1343 1.11 jmcneill if (raw_div == 0x100) 1344 1.11 jmcneill return EINVAL; 1345 1.11 jmcneill } 1346 1.11 jmcneill break; 1347 1.3 jakllsch default: 1348 1.3 jakllsch if (rate) 1349 1.3 jakllsch raw_div = (parent_rate * 2) / rate - 2; 1350 1.3 jakllsch break; 1351 1.1 jmcneill } 1352 1.1 jmcneill 1353 1.1 jmcneill v &= ~tdiv->bits; 1354 1.1 jmcneill v |= __SHIFTIN(raw_div, tdiv->bits); 1355 1.1 jmcneill 1356 1.1 jmcneill bus_space_write_4(bst, bsh, tdiv->reg, v); 1357 1.1 jmcneill 1358 1.1 jmcneill return 0; 1359 1.1 jmcneill } 1360 1.1 jmcneill 1361 1.1 jmcneill static int 1362 1.1 jmcneill tegra124_car_clock_enable_gate(struct tegra124_car_softc *sc, 1363 1.1 jmcneill struct tegra_clk *tclk, bool enable) 1364 1.1 jmcneill { 1365 1.1 jmcneill struct tegra_gate_clk *tgate = &tclk->u.gate; 1366 1.1 jmcneill bus_space_tag_t bst = sc->sc_bst; 1367 1.1 jmcneill bus_space_handle_t bsh = sc->sc_bsh; 1368 1.1 jmcneill bus_size_t reg; 1369 1.1 jmcneill 1370 1.1 jmcneill KASSERT(tclk->type == TEGRA_CLK_GATE); 1371 1.1 jmcneill 1372 1.1 jmcneill if (tgate->set_reg == tgate->clr_reg) { 1373 1.1 jmcneill uint32_t v = bus_space_read_4(bst, bsh, tgate->set_reg); 1374 1.1 jmcneill if (enable) { 1375 1.1 jmcneill v |= tgate->bits; 1376 1.1 jmcneill } else { 1377 1.1 jmcneill v &= ~tgate->bits; 1378 1.1 jmcneill } 1379 1.1 jmcneill bus_space_write_4(bst, bsh, tgate->set_reg, v); 1380 1.1 jmcneill } else { 1381 1.1 jmcneill if (enable) { 1382 1.1 jmcneill reg = tgate->set_reg; 1383 1.1 jmcneill } else { 1384 1.1 jmcneill reg = tgate->clr_reg; 1385 1.1 jmcneill } 1386 1.1 jmcneill 1387 1.1 jmcneill if (reg == CAR_CLK_ENB_V_SET_REG && 1388 1.1 jmcneill tgate->bits == CAR_DEV_V_SATA) { 1389 1.1 jmcneill /* De-assert reset to SATA PADPLL */ 1390 1.1 jmcneill tegra_reg_set_clear(bst, bsh, CAR_SATA_PLL_CFG0_REG, 1391 1.1 jmcneill 0, CAR_SATA_PLL_CFG0_PADPLL_RESET_OVERRIDE_VALUE); 1392 1.1 jmcneill delay(15); 1393 1.1 jmcneill } 1394 1.1 jmcneill bus_space_write_4(bst, bsh, reg, tgate->bits); 1395 1.1 jmcneill } 1396 1.1 jmcneill 1397 1.1 jmcneill return 0; 1398 1.1 jmcneill } 1399 1.1 jmcneill 1400 1.1 jmcneill static u_int 1401 1.1 jmcneill tegra124_car_clock_get_rate(void *priv, struct clk *clk) 1402 1.1 jmcneill { 1403 1.1 jmcneill struct tegra_clk *tclk = TEGRA_CLK_PRIV(clk); 1404 1.1 jmcneill struct clk *clk_parent; 1405 1.1 jmcneill 1406 1.1 jmcneill switch (tclk->type) { 1407 1.1 jmcneill case TEGRA_CLK_FIXED: 1408 1.1 jmcneill return tclk->u.fixed.rate; 1409 1.1 jmcneill case TEGRA_CLK_PLL: 1410 1.1 jmcneill return tegra124_car_clock_get_rate_pll(priv, tclk); 1411 1.1 jmcneill case TEGRA_CLK_MUX: 1412 1.1 jmcneill case TEGRA_CLK_GATE: 1413 1.1 jmcneill clk_parent = tegra124_car_clock_get_parent(priv, clk); 1414 1.1 jmcneill if (clk_parent == NULL) 1415 1.1 jmcneill return EINVAL; 1416 1.1 jmcneill return tegra124_car_clock_get_rate(priv, clk_parent); 1417 1.1 jmcneill case TEGRA_CLK_FIXED_DIV: 1418 1.1 jmcneill return tegra124_car_clock_get_rate_fixed_div(priv, tclk); 1419 1.1 jmcneill case TEGRA_CLK_DIV: 1420 1.1 jmcneill return tegra124_car_clock_get_rate_div(priv, tclk); 1421 1.1 jmcneill default: 1422 1.1 jmcneill panic("tegra124: unknown tclk type %d", tclk->type); 1423 1.1 jmcneill } 1424 1.1 jmcneill } 1425 1.1 jmcneill 1426 1.1 jmcneill static int 1427 1.1 jmcneill tegra124_car_clock_set_rate(void *priv, struct clk *clk, u_int rate) 1428 1.1 jmcneill { 1429 1.1 jmcneill struct tegra_clk *tclk = TEGRA_CLK_PRIV(clk); 1430 1.1 jmcneill struct clk *clk_parent; 1431 1.1 jmcneill 1432 1.1 jmcneill KASSERT((clk->flags & CLK_SET_RATE_PARENT) == 0); 1433 1.1 jmcneill 1434 1.1 jmcneill switch (tclk->type) { 1435 1.1 jmcneill case TEGRA_CLK_FIXED: 1436 1.1 jmcneill case TEGRA_CLK_MUX: 1437 1.1 jmcneill return EIO; 1438 1.1 jmcneill case TEGRA_CLK_FIXED_DIV: 1439 1.1 jmcneill clk_parent = tegra124_car_clock_get_parent(priv, clk); 1440 1.1 jmcneill if (clk_parent == NULL) 1441 1.1 jmcneill return EIO; 1442 1.1 jmcneill return tegra124_car_clock_set_rate(priv, clk_parent, 1443 1.1 jmcneill rate * tclk->u.fixed_div.div); 1444 1.1 jmcneill case TEGRA_CLK_GATE: 1445 1.1 jmcneill return EINVAL; 1446 1.1 jmcneill case TEGRA_CLK_PLL: 1447 1.1 jmcneill return tegra124_car_clock_set_rate_pll(priv, tclk, rate); 1448 1.1 jmcneill case TEGRA_CLK_DIV: 1449 1.1 jmcneill return tegra124_car_clock_set_rate_div(priv, tclk, rate); 1450 1.1 jmcneill default: 1451 1.1 jmcneill panic("tegra124: unknown tclk type %d", tclk->type); 1452 1.1 jmcneill } 1453 1.1 jmcneill } 1454 1.1 jmcneill 1455 1.1 jmcneill static int 1456 1.1 jmcneill tegra124_car_clock_enable(void *priv, struct clk *clk) 1457 1.1 jmcneill { 1458 1.1 jmcneill struct tegra_clk *tclk = TEGRA_CLK_PRIV(clk); 1459 1.1 jmcneill struct clk *clk_parent; 1460 1.1 jmcneill 1461 1.1 jmcneill if (tclk->type != TEGRA_CLK_GATE) { 1462 1.1 jmcneill clk_parent = tegra124_car_clock_get_parent(priv, clk); 1463 1.1 jmcneill if (clk_parent == NULL) 1464 1.1 jmcneill return 0; 1465 1.1 jmcneill return tegra124_car_clock_enable(priv, clk_parent); 1466 1.1 jmcneill } 1467 1.1 jmcneill 1468 1.1 jmcneill return tegra124_car_clock_enable_gate(priv, tclk, true); 1469 1.1 jmcneill } 1470 1.1 jmcneill 1471 1.1 jmcneill static int 1472 1.1 jmcneill tegra124_car_clock_disable(void *priv, struct clk *clk) 1473 1.1 jmcneill { 1474 1.1 jmcneill struct tegra_clk *tclk = TEGRA_CLK_PRIV(clk); 1475 1.1 jmcneill 1476 1.1 jmcneill if (tclk->type != TEGRA_CLK_GATE) 1477 1.1 jmcneill return EINVAL; 1478 1.1 jmcneill 1479 1.1 jmcneill return tegra124_car_clock_enable_gate(priv, tclk, false); 1480 1.1 jmcneill } 1481 1.1 jmcneill 1482 1.1 jmcneill static int 1483 1.1 jmcneill tegra124_car_clock_set_parent(void *priv, struct clk *clk, 1484 1.1 jmcneill struct clk *clk_parent) 1485 1.1 jmcneill { 1486 1.1 jmcneill struct tegra_clk *tclk = TEGRA_CLK_PRIV(clk); 1487 1.1 jmcneill struct tegra_clk *tclk_parent = TEGRA_CLK_PRIV(clk_parent); 1488 1.1 jmcneill struct clk *nclk_parent; 1489 1.1 jmcneill 1490 1.1 jmcneill if (tclk->type != TEGRA_CLK_MUX) { 1491 1.1 jmcneill nclk_parent = tegra124_car_clock_get_parent(priv, clk); 1492 1.1 jmcneill if (nclk_parent == clk_parent || nclk_parent == NULL) 1493 1.1 jmcneill return EINVAL; 1494 1.1 jmcneill return tegra124_car_clock_set_parent(priv, nclk_parent, 1495 1.1 jmcneill clk_parent); 1496 1.1 jmcneill } 1497 1.1 jmcneill 1498 1.1 jmcneill return tegra124_car_clock_set_parent_mux(priv, tclk, tclk_parent); 1499 1.1 jmcneill } 1500 1.1 jmcneill 1501 1.1 jmcneill static struct clk * 1502 1.1 jmcneill tegra124_car_clock_get_parent(void *priv, struct clk *clk) 1503 1.1 jmcneill { 1504 1.1 jmcneill struct tegra_clk *tclk = TEGRA_CLK_PRIV(clk); 1505 1.1 jmcneill struct tegra_clk *tclk_parent = NULL; 1506 1.1 jmcneill 1507 1.1 jmcneill switch (tclk->type) { 1508 1.1 jmcneill case TEGRA_CLK_FIXED: 1509 1.1 jmcneill case TEGRA_CLK_PLL: 1510 1.1 jmcneill case TEGRA_CLK_FIXED_DIV: 1511 1.1 jmcneill case TEGRA_CLK_DIV: 1512 1.1 jmcneill case TEGRA_CLK_GATE: 1513 1.1 jmcneill if (tclk->parent) { 1514 1.1 jmcneill tclk_parent = tegra124_car_clock_find(tclk->parent); 1515 1.1 jmcneill } 1516 1.1 jmcneill break; 1517 1.1 jmcneill case TEGRA_CLK_MUX: 1518 1.1 jmcneill tclk_parent = tegra124_car_clock_get_parent_mux(priv, tclk); 1519 1.1 jmcneill break; 1520 1.1 jmcneill } 1521 1.1 jmcneill 1522 1.1 jmcneill if (tclk_parent == NULL) 1523 1.1 jmcneill return NULL; 1524 1.1 jmcneill 1525 1.1 jmcneill return TEGRA_CLK_BASE(tclk_parent); 1526 1.1 jmcneill } 1527 1.1 jmcneill 1528 1.1 jmcneill static void * 1529 1.1 jmcneill tegra124_car_reset_acquire(device_t dev, const void *data, size_t len) 1530 1.1 jmcneill { 1531 1.1 jmcneill struct tegra124_car_softc * const sc = device_private(dev); 1532 1.1 jmcneill struct tegra124_car_rst *rst; 1533 1.1 jmcneill 1534 1.1 jmcneill if (len != sc->sc_reset_cells * 4) 1535 1.1 jmcneill return NULL; 1536 1.1 jmcneill 1537 1.1 jmcneill const u_int reset_id = be32dec(data); 1538 1.1 jmcneill 1539 1.8 maya if (reset_id >= __arraycount(tegra124_car_reset_regs) * 32) 1540 1.1 jmcneill return NULL; 1541 1.1 jmcneill 1542 1.1 jmcneill const u_int reg = reset_id / 32; 1543 1.1 jmcneill 1544 1.1 jmcneill rst = kmem_alloc(sizeof(*rst), KM_SLEEP); 1545 1.1 jmcneill rst->set_reg = tegra124_car_reset_regs[reg].set_reg; 1546 1.1 jmcneill rst->clr_reg = tegra124_car_reset_regs[reg].clr_reg; 1547 1.1 jmcneill rst->mask = __BIT(reset_id % 32); 1548 1.1 jmcneill 1549 1.1 jmcneill return rst; 1550 1.1 jmcneill } 1551 1.1 jmcneill 1552 1.1 jmcneill static void 1553 1.1 jmcneill tegra124_car_reset_release(device_t dev, void *priv) 1554 1.1 jmcneill { 1555 1.1 jmcneill struct tegra124_car_rst *rst = priv; 1556 1.1 jmcneill 1557 1.1 jmcneill kmem_free(rst, sizeof(*rst)); 1558 1.1 jmcneill } 1559 1.1 jmcneill 1560 1.1 jmcneill static int 1561 1.1 jmcneill tegra124_car_reset_assert(device_t dev, void *priv) 1562 1.1 jmcneill { 1563 1.1 jmcneill struct tegra124_car_softc * const sc = device_private(dev); 1564 1.1 jmcneill struct tegra124_car_rst *rst = priv; 1565 1.1 jmcneill 1566 1.1 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh, rst->set_reg, rst->mask); 1567 1.1 jmcneill 1568 1.1 jmcneill return 0; 1569 1.1 jmcneill } 1570 1.1 jmcneill 1571 1.1 jmcneill static int 1572 1.1 jmcneill tegra124_car_reset_deassert(device_t dev, void *priv) 1573 1.1 jmcneill { 1574 1.1 jmcneill struct tegra124_car_softc * const sc = device_private(dev); 1575 1.1 jmcneill struct tegra124_car_rst *rst = priv; 1576 1.1 jmcneill 1577 1.1 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh, rst->clr_reg, rst->mask); 1578 1.1 jmcneill 1579 1.1 jmcneill return 0; 1580 1.1 jmcneill } 1581