tegra124_car.c revision 1.6 1 /* $NetBSD: tegra124_car.c,v 1.6 2016/09/08 00:38:23 jakllsch Exp $ */
2
3 /*-
4 * Copyright (c) 2015 Jared D. McNeill <jmcneill (at) invisible.ca>
5 * All rights reserved.
6 *
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
9 * are met:
10 * 1. Redistributions of source code must retain the above copyright
11 * notice, this list of conditions and the following disclaimer.
12 * 2. Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in the
14 * documentation and/or other materials provided with the distribution.
15 *
16 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 * SUCH DAMAGE.
27 */
28
29 #include <sys/cdefs.h>
30 __KERNEL_RCSID(0, "$NetBSD: tegra124_car.c,v 1.6 2016/09/08 00:38:23 jakllsch Exp $");
31
32 #include <sys/param.h>
33 #include <sys/bus.h>
34 #include <sys/device.h>
35 #include <sys/intr.h>
36 #include <sys/systm.h>
37 #include <sys/kernel.h>
38 #include <sys/rndpool.h>
39 #include <sys/rndsource.h>
40 #include <sys/atomic.h>
41 #include <sys/kmem.h>
42
43 #include <dev/clk/clk_backend.h>
44
45 #include <arm/nvidia/tegra_reg.h>
46 #include <arm/nvidia/tegra124_carreg.h>
47 #include <arm/nvidia/tegra_clock.h>
48 #include <arm/nvidia/tegra_pmcreg.h>
49 #include <arm/nvidia/tegra_var.h>
50
51 #include <dev/fdt/fdtvar.h>
52
53 static int tegra124_car_match(device_t, cfdata_t, void *);
54 static void tegra124_car_attach(device_t, device_t, void *);
55
56 static struct clk *tegra124_car_clock_decode(device_t, const void *, size_t);
57
58 static const struct fdtbus_clock_controller_func tegra124_car_fdtclock_funcs = {
59 .decode = tegra124_car_clock_decode
60 };
61
62 /* DT clock ID to clock name mappings */
63 static struct tegra124_car_clock_id {
64 u_int id;
65 const char *name;
66 } tegra124_car_clock_ids[] = {
67 { 3, "ispb" },
68 { 4, "rtc" },
69 { 5, "timer" },
70 { 6, "uarta" },
71 { 9, "sdmmc2" },
72 { 11, "i2s1" },
73 { 12, "i2c1" },
74 { 14, "sdmmc1" },
75 { 15, "sdmmc4" },
76 { 17, "pwm" },
77 { 18, "i2s2" },
78 { 22, "usbd" },
79 { 23, "isp" },
80 { 26, "disp2" },
81 { 27, "disp1" },
82 { 28, "host1x" },
83 { 29, "vcp" },
84 { 30, "i2s0" },
85 { 32, "mc" },
86 { 34, "apbdma" },
87 { 36, "kbc" },
88 { 40, "kfuse" },
89 { 41, "spi1" },
90 { 42, "nor" },
91 { 44, "spi2" },
92 { 46, "spi3" },
93 { 47, "i2c5" },
94 { 48, "dsia" },
95 { 50, "mipi" },
96 { 51, "hdmi" },
97 { 52, "csi" },
98 { 54, "i2c2" },
99 { 55, "uartc" },
100 { 56, "mipi_cal" },
101 { 57, "emc" },
102 { 58, "usb2" },
103 { 59, "usb3" },
104 { 61, "vde" },
105 { 62, "bsea" },
106 { 63, "bsev" },
107 { 65, "uartd" },
108 { 67, "i2c3" },
109 { 68, "spi4" },
110 { 69, "sdmmc3" },
111 { 70, "pcie" },
112 { 71, "owr" },
113 { 72, "afi" },
114 { 73, "csite" },
115 { 76, "la" },
116 { 77, "trace" },
117 { 78, "soc_therm" },
118 { 79, "dtv" },
119 { 81, "i2cslow" },
120 { 82, "dsib" },
121 { 83, "tsec" },
122 { 89, "xusb_host" },
123 { 91, "msenc" },
124 { 92, "csus" },
125 { 99, "mselect" },
126 { 100, "tsensor" },
127 { 101, "i2s3" },
128 { 102, "i2s4" },
129 { 103, "i2c4" },
130 { 104, "spi5" },
131 { 105, "spi6" },
132 { 106, "d_audio" },
133 { 107, "apbif" },
134 { 108, "dam0" },
135 { 109, "dam1" },
136 { 110, "dam2" },
137 { 111, "hda2codec_2x" },
138 { 113, "audio0_2x" },
139 { 114, "audio1_2x" },
140 { 115, "audio2_2x" },
141 { 116, "audio3_2x" },
142 { 117, "audio4_2x" },
143 { 118, "spdif_2x" },
144 { 119, "actmon" },
145 { 120, "extern1" },
146 { 121, "extern2" },
147 { 122, "extern3" },
148 { 123, "sata_oob" },
149 { 124, "sata" },
150 { 125, "hda" },
151 { 127, "se" },
152 { 128, "hda2hdmi" },
153 { 129, "sata_cold" },
154 { 144, "cilab" },
155 { 145, "cilcd" },
156 { 146, "cile" },
157 { 147, "dsialp" },
158 { 148, "dsiblp" },
159 { 149, "entropy" },
160 { 150, "dds" },
161 { 152, "dp2" },
162 { 153, "amx" },
163 { 154, "adx" },
164 { 156, "xusb_ss" },
165 { 166, "i2c6" },
166 { 171, "vim2_clk" },
167 { 176, "hdmi_audio" },
168 { 177, "clk72mhz" },
169 { 178, "vic03" },
170 { 180, "adx1" },
171 { 181, "dpaux" },
172 { 182, "sor0" },
173 { 184, "gpu" },
174 { 185, "amx1" },
175 { 192, "uartb" },
176 { 193, "vfir" },
177 { 194, "spdif_in" },
178 { 195, "spdif_out" },
179 { 196, "vi" },
180 { 197, "vi_sensor" },
181 { 198, "fuse" },
182 { 199, "fuse_burn" },
183 { 200, "clk_32k" },
184 { 201, "clk_m" },
185 { 202, "clk_m_div2" },
186 { 203, "clk_m_div4" },
187 { 204, "pll_ref" },
188 { 205, "pll_c" },
189 { 206, "pll_c_out1" },
190 { 207, "pll_c2" },
191 { 208, "pll_c3" },
192 { 209, "pll_m" },
193 { 210, "pll_m_out1" },
194 { 211, "pll_p_out0" },
195 { 212, "pll_p_out1" },
196 { 213, "pll_p_out2" },
197 { 214, "pll_p_out3" },
198 { 215, "pll_p_out4" },
199 { 216, "pll_a" },
200 { 217, "pll_a_out0" },
201 { 218, "pll_d" },
202 { 219, "pll_d_out0" },
203 { 220, "pll_d2" },
204 { 221, "pll_d2_out0" },
205 { 222, "pll_u" },
206 { 223, "pll_u_480m" },
207 { 224, "pll_u_60m" },
208 { 225, "pll_u_48m" },
209 { 226, "pll_u_12m" },
210 { 229, "pll_re_vco" },
211 { 230, "pll_re_out" },
212 { 231, "pll_e" },
213 { 232, "spdif_in_sync" },
214 { 233, "i2s0_sync" },
215 { 234, "i2s1_sync" },
216 { 235, "i2s2_sync" },
217 { 236, "i2s3_sync" },
218 { 237, "i2s4_sync" },
219 { 238, "vimclk_sync" },
220 { 239, "audio0" },
221 { 240, "audio1" },
222 { 241, "audio2" },
223 { 242, "audio3" },
224 { 243, "audio4" },
225 { 244, "spdif" },
226 { 245, "clk_out_1" },
227 { 246, "clk_out_2" },
228 { 247, "clk_out_3" },
229 { 248, "blink" },
230 { 252, "xusb_host_src" },
231 { 253, "xusb_falcon_src" },
232 { 254, "xusb_fs_src" },
233 { 255, "xusb_ss_src" },
234 { 256, "xusb_dev_src" },
235 { 257, "xusb_dev" },
236 { 258, "xusb_hs_src" },
237 { 259, "sclk" },
238 { 260, "hclk" },
239 { 261, "pclk" },
240 { 264, "dfll_ref" },
241 { 265, "dfll_soc" },
242 { 266, "vi_sensor2" },
243 { 267, "pll_p_out5" },
244 { 268, "cml0" },
245 { 269, "cml1" },
246 { 270, "pll_c4" },
247 { 271, "pll_dp" },
248 { 272, "pll_e_mux" },
249 { 273, "pll_d_dsi_out" },
250 { 300, "audio0_mux" },
251 { 301, "audio1_mux" },
252 { 302, "audio2_mux" },
253 { 303, "audio3_mux" },
254 { 304, "audio4_mux" },
255 { 305, "spdif_mux" },
256 { 306, "clk_out_1_mux" },
257 { 307, "clk_out_2_mux" },
258 { 308, "clk_out_3_mux" },
259 { 311, "sor0_lvds" },
260 { 312, "xusb_ss_div2" },
261 { 313, "pll_m_ud" },
262 { 314, "pll_c_ud" },
263 { 227, "pll_x" },
264 { 228, "pll_x_out0" },
265 { 262, "cclk_g" },
266 { 263, "cclk_lp" },
267 { 315, "clk_max" },
268 };
269
270 static struct clk *tegra124_car_clock_get(void *, const char *);
271 static void tegra124_car_clock_put(void *, struct clk *);
272 static u_int tegra124_car_clock_get_rate(void *, struct clk *);
273 static int tegra124_car_clock_set_rate(void *, struct clk *, u_int);
274 static int tegra124_car_clock_enable(void *, struct clk *);
275 static int tegra124_car_clock_disable(void *, struct clk *);
276 static int tegra124_car_clock_set_parent(void *, struct clk *,
277 struct clk *);
278 static struct clk *tegra124_car_clock_get_parent(void *, struct clk *);
279
280 static const struct clk_funcs tegra124_car_clock_funcs = {
281 .get = tegra124_car_clock_get,
282 .put = tegra124_car_clock_put,
283 .get_rate = tegra124_car_clock_get_rate,
284 .set_rate = tegra124_car_clock_set_rate,
285 .enable = tegra124_car_clock_enable,
286 .disable = tegra124_car_clock_disable,
287 .set_parent = tegra124_car_clock_set_parent,
288 .get_parent = tegra124_car_clock_get_parent,
289 };
290
291 #define CLK_FIXED(_name, _rate) { \
292 .base = { .name = (_name) }, .type = TEGRA_CLK_FIXED, \
293 .u = { .fixed = { .rate = (_rate) } } \
294 }
295
296 #define CLK_PLL(_name, _parent, _base, _divm, _divn, _divp) { \
297 .base = { .name = (_name) }, .type = TEGRA_CLK_PLL, \
298 .parent = (_parent), \
299 .u = { \
300 .pll = { \
301 .base_reg = (_base), \
302 .divm_mask = (_divm), \
303 .divn_mask = (_divn), \
304 .divp_mask = (_divp), \
305 } \
306 } \
307 }
308
309 #define CLK_MUX(_name, _reg, _bits, _p) { \
310 .base = { .name = (_name) }, .type = TEGRA_CLK_MUX, \
311 .u = { \
312 .mux = { \
313 .nparents = __arraycount(_p), \
314 .parents = (_p), \
315 .reg = (_reg), \
316 .bits = (_bits) \
317 } \
318 } \
319 }
320
321 #define CLK_FIXED_DIV(_name, _parent, _div) { \
322 .base = { .name = (_name) }, .type = TEGRA_CLK_FIXED_DIV, \
323 .parent = (_parent), \
324 .u = { \
325 .fixed_div = { \
326 .div = (_div) \
327 } \
328 } \
329 }
330
331 #define CLK_DIV(_name, _parent, _reg, _bits) { \
332 .base = { .name = (_name) }, .type = TEGRA_CLK_DIV, \
333 .parent = (_parent), \
334 .u = { \
335 .div = { \
336 .reg = (_reg), \
337 .bits = (_bits) \
338 } \
339 } \
340 }
341
342 #define CLK_GATE(_name, _parent, _set, _clr, _bits) { \
343 .base = { .name = (_name), .flags = CLK_SET_RATE_PARENT }, \
344 .type = TEGRA_CLK_GATE, \
345 .parent = (_parent), \
346 .u = { \
347 .gate = { \
348 .set_reg = (_set), \
349 .clr_reg = (_clr), \
350 .bits = (_bits), \
351 } \
352 } \
353 }
354
355 #define CLK_GATE_L(_name, _parent, _bits) \
356 CLK_GATE(_name, _parent, \
357 CAR_CLK_ENB_L_SET_REG, CAR_CLK_ENB_L_CLR_REG, \
358 _bits)
359
360 #define CLK_GATE_H(_name, _parent, _bits) \
361 CLK_GATE(_name, _parent, \
362 CAR_CLK_ENB_H_SET_REG, CAR_CLK_ENB_H_CLR_REG, \
363 _bits)
364
365 #define CLK_GATE_U(_name, _parent, _bits) \
366 CLK_GATE(_name, _parent, \
367 CAR_CLK_ENB_U_SET_REG, CAR_CLK_ENB_U_CLR_REG, \
368 _bits)
369
370 #define CLK_GATE_V(_name, _parent, _bits) \
371 CLK_GATE(_name, _parent, \
372 CAR_CLK_ENB_V_SET_REG, CAR_CLK_ENB_V_CLR_REG, \
373 _bits)
374
375 #define CLK_GATE_W(_name, _parent, _bits) \
376 CLK_GATE(_name, _parent, \
377 CAR_CLK_ENB_W_SET_REG, CAR_CLK_ENB_W_CLR_REG, \
378 _bits)
379
380 #define CLK_GATE_X(_name, _parent, _bits) \
381 CLK_GATE(_name, _parent, \
382 CAR_CLK_ENB_X_SET_REG, CAR_CLK_ENB_X_CLR_REG, \
383 _bits)
384
385 #define CLK_GATE_SIMPLE(_name, _parent, _reg, _bits) \
386 CLK_GATE(_name, _parent, _reg, _reg, _bits)
387
388 static const char *mux_uart_p[] =
389 { "pll_p_out0", "pll_c2_out0", "pll_c_out0", "pll_c3_out0",
390 "pll_m_out0", NULL, "clk_m" };
391 static const char *mux_sdmmc_p[] =
392 { "pll_p_out0", "pll_c2_out0", "pll_c_out0", "pll_c3_out0",
393 "pll_m_out0", "pll_e_out0", "clk_m" };
394 static const char *mux_i2c_p[] =
395 { "pll_p_out0", "pll_c2_out0", "pll_c_out0", "pll_c3_out0",
396 "pll_m_out0", NULL, "clk_m" };
397 static const char *mux_spi_p[] =
398 { "pll_p_out0", "pll_c2_out0", "pll_c_out0", "pll_c3_out0",
399 "pll_m_out0", NULL, "clk_m" };
400 static const char *mux_sata_p[] =
401 { "pll_p_out0", NULL, "pll_c_out0", NULL, "pll_m_out0", NULL, "clk_m" };
402 static const char *mux_hda_p[] =
403 { "pll_p_out0", "pll_c2_out0", "pll_c_out0", "pll_c3_out0",
404 "pll_m_out0", NULL, "clk_m" };
405 static const char *mux_tsensor_p[] =
406 { "pll_p_out0", "pll_c2_out0", "pll_c_out0", "pll_c3_out0", "clk_m",
407 NULL, "clk_s" };
408 static const char *mux_soc_therm_p[] =
409 { "pll_m_out0", "pll_c_out0", "pll_p_out0", "pll_a_out0", "pll_c2_out0",
410 "pll_c3_out0" };
411 static const char *mux_host1x_p[] =
412 { "pll_m_out0", "pll_c2_out0", "pll_c_out0", "pll_c3_out0",
413 "pll_p_out0", NULL, "pll_a_out0" };
414 static const char *mux_disp_p[] =
415 { "pll_p_out0", "pll_m_out0", "pll_d_out0", "pll_a_out0", "pll_c_out0",
416 "pll_d2_out0", "clk_m" };
417 static const char *mux_hdmi_p[] =
418 { "pll_p_out0", "pll_m_out0", "pll_d_out0", "pll_a_out0", "pll_c_out0",
419 "pll_d2_out0", "clk_m" };
420 static const char *mux_xusb_host_p[] =
421 { "clk_m", "pll_p_out0", "pll_c2_out0", "pll_c_out0", "pll_c3_out0",
422 "pll_re_out" };
423 static const char *mux_xusb_ss_p[] =
424 { "clk_m", "pll_re_out", "clk_s", "pll_u_480",
425 "pll_c_out0", "pll_c2_out0", "pll_c3_out0", NULL };
426 static const char *mux_xusb_fs_p[] =
427 { "clk_m", NULL, "pll_u_48", NULL, "pll_p_out0", NULL, "pll_u_480" };
428
429 static struct tegra_clk tegra124_car_clocks[] = {
430 CLK_FIXED("clk_m", TEGRA_REF_FREQ),
431
432 CLK_PLL("pll_p", "clk_m", CAR_PLLP_BASE_REG,
433 CAR_PLLP_BASE_DIVM, CAR_PLLP_BASE_DIVN, CAR_PLLP_BASE_DIVP),
434 CLK_PLL("pll_c", "clk_m", CAR_PLLC_BASE_REG,
435 CAR_PLLC_BASE_DIVM, CAR_PLLC_BASE_DIVN, CAR_PLLC_BASE_DIVP),
436 CLK_PLL("pll_u", "clk_m", CAR_PLLU_BASE_REG,
437 CAR_PLLU_BASE_DIVM, CAR_PLLU_BASE_DIVN, CAR_PLLU_BASE_VCO_FREQ),
438 CLK_PLL("pll_x", "clk_m", CAR_PLLX_BASE_REG,
439 CAR_PLLX_BASE_DIVM, CAR_PLLX_BASE_DIVN, CAR_PLLX_BASE_DIVP),
440 CLK_PLL("pll_e", "clk_m", CAR_PLLE_BASE_REG,
441 CAR_PLLE_BASE_DIVM, CAR_PLLE_BASE_DIVN, CAR_PLLE_BASE_DIVP_CML),
442 CLK_PLL("pll_d", "clk_m", CAR_PLLD_BASE_REG,
443 CAR_PLLD_BASE_DIVM, CAR_PLLD_BASE_DIVN, CAR_PLLD_BASE_DIVP),
444 CLK_PLL("pll_d2", "clk_m", CAR_PLLD2_BASE_REG,
445 CAR_PLLD2_BASE_DIVM, CAR_PLLD2_BASE_DIVN, CAR_PLLD2_BASE_DIVP),
446 CLK_PLL("pll_re", "clk_m", CAR_PLLREFE_BASE_REG,
447 CAR_PLLREFE_BASE_DIVM, CAR_PLLREFE_BASE_DIVN, CAR_PLLREFE_BASE_DIVP),
448
449 CLK_FIXED_DIV("pll_p_out0", "pll_p", 1),
450 CLK_FIXED_DIV("pll_u_480", "pll_u", 1),
451 CLK_FIXED_DIV("pll_u_60", "pll_u", 8),
452 CLK_FIXED_DIV("pll_u_48", "pll_u", 10),
453 CLK_FIXED_DIV("pll_u_12", "pll_u", 40),
454 CLK_FIXED_DIV("pll_d_out", "pll_d", 1),
455 CLK_FIXED_DIV("pll_d_out0", "pll_d", 2),
456 CLK_FIXED_DIV("pll_d2_out0", "pll_d2", 1),
457 CLK_FIXED_DIV("pll_re_out", "pll_re", 1),
458
459 CLK_MUX("mux_uarta", CAR_CLKSRC_UARTA_REG, CAR_CLKSRC_UART_SRC,
460 mux_uart_p),
461 CLK_MUX("mux_uartb", CAR_CLKSRC_UARTB_REG, CAR_CLKSRC_UART_SRC,
462 mux_uart_p),
463 CLK_MUX("mux_uartc", CAR_CLKSRC_UARTC_REG, CAR_CLKSRC_UART_SRC,
464 mux_uart_p),
465 CLK_MUX("mux_uartd", CAR_CLKSRC_UARTD_REG, CAR_CLKSRC_UART_SRC,
466 mux_uart_p),
467 CLK_MUX("mux_sdmmc1", CAR_CLKSRC_SDMMC1_REG, CAR_CLKSRC_SDMMC_SRC,
468 mux_sdmmc_p),
469 CLK_MUX("mux_sdmmc2", CAR_CLKSRC_SDMMC2_REG, CAR_CLKSRC_SDMMC_SRC,
470 mux_sdmmc_p),
471 CLK_MUX("mux_sdmmc3", CAR_CLKSRC_SDMMC3_REG, CAR_CLKSRC_SDMMC_SRC,
472 mux_sdmmc_p),
473 CLK_MUX("mux_sdmmc4", CAR_CLKSRC_SDMMC4_REG, CAR_CLKSRC_SDMMC_SRC,
474 mux_sdmmc_p),
475 CLK_MUX("mux_i2c1", CAR_CLKSRC_I2C1_REG, CAR_CLKSRC_I2C_SRC, mux_i2c_p),
476 CLK_MUX("mux_i2c2", CAR_CLKSRC_I2C2_REG, CAR_CLKSRC_I2C_SRC, mux_i2c_p),
477 CLK_MUX("mux_i2c3", CAR_CLKSRC_I2C3_REG, CAR_CLKSRC_I2C_SRC, mux_i2c_p),
478 CLK_MUX("mux_i2c4", CAR_CLKSRC_I2C4_REG, CAR_CLKSRC_I2C_SRC, mux_i2c_p),
479 CLK_MUX("mux_i2c5", CAR_CLKSRC_I2C5_REG, CAR_CLKSRC_I2C_SRC, mux_i2c_p),
480 CLK_MUX("mux_i2c6", CAR_CLKSRC_I2C6_REG, CAR_CLKSRC_I2C_SRC, mux_i2c_p),
481 CLK_MUX("mux_spi1", CAR_CLKSRC_SPI1_REG, CAR_CLKSRC_SPI_SRC, mux_spi_p),
482 CLK_MUX("mux_spi2", CAR_CLKSRC_SPI2_REG, CAR_CLKSRC_SPI_SRC, mux_spi_p),
483 CLK_MUX("mux_spi3", CAR_CLKSRC_SPI3_REG, CAR_CLKSRC_SPI_SRC, mux_spi_p),
484 CLK_MUX("mux_spi4", CAR_CLKSRC_SPI4_REG, CAR_CLKSRC_SPI_SRC, mux_spi_p),
485 CLK_MUX("mux_spi5", CAR_CLKSRC_SPI5_REG, CAR_CLKSRC_SPI_SRC, mux_spi_p),
486 CLK_MUX("mux_spi6", CAR_CLKSRC_SPI6_REG, CAR_CLKSRC_SPI_SRC, mux_spi_p),
487 CLK_MUX("mux_sata_oob",
488 CAR_CLKSRC_SATA_OOB_REG, CAR_CLKSRC_SATA_OOB_SRC, mux_sata_p),
489 CLK_MUX("mux_sata",
490 CAR_CLKSRC_SATA_REG, CAR_CLKSRC_SATA_SRC, mux_sata_p),
491 CLK_MUX("mux_hda2codec_2x",
492 CAR_CLKSRC_HDA2CODEC_2X_REG, CAR_CLKSRC_HDA2CODEC_2X_SRC,
493 mux_hda_p),
494 CLK_MUX("mux_hda",
495 CAR_CLKSRC_HDA_REG, CAR_CLKSRC_HDA_SRC, mux_hda_p),
496 CLK_MUX("mux_soc_therm",
497 CAR_CLKSRC_SOC_THERM_REG, CAR_CLKSRC_SOC_THERM_SRC,
498 mux_soc_therm_p),
499 CLK_MUX("mux_tsensor",
500 CAR_CLKSRC_TSENSOR_REG, CAR_CLKSRC_TSENSOR_SRC,
501 mux_tsensor_p),
502 CLK_MUX("mux_host1x",
503 CAR_CLKSRC_HOST1X_REG, CAR_CLKSRC_HOST1X_SRC,
504 mux_host1x_p),
505 CLK_MUX("mux_disp1",
506 CAR_CLKSRC_DISP1_REG, CAR_CLKSRC_DISP_SRC,
507 mux_disp_p),
508 CLK_MUX("mux_disp2",
509 CAR_CLKSRC_DISP2_REG, CAR_CLKSRC_DISP_SRC,
510 mux_disp_p),
511 CLK_MUX("mux_hdmi",
512 CAR_CLKSRC_HDMI_REG, CAR_CLKSRC_HDMI_SRC,
513 mux_hdmi_p),
514 CLK_MUX("mux_xusb_host",
515 CAR_CLKSRC_XUSB_HOST_REG, CAR_CLKSRC_XUSB_HOST_SRC,
516 mux_xusb_host_p),
517 CLK_MUX("mux_xusb_falcon",
518 CAR_CLKSRC_XUSB_FALCON_REG, CAR_CLKSRC_XUSB_FALCON_SRC,
519 mux_xusb_host_p),
520 CLK_MUX("mux_xusb_ss",
521 CAR_CLKSRC_XUSB_SS_REG, CAR_CLKSRC_XUSB_SS_SRC,
522 mux_xusb_ss_p),
523 CLK_MUX("mux_xusb_fs",
524 CAR_CLKSRC_XUSB_FS_REG, CAR_CLKSRC_XUSB_FS_SRC,
525 mux_xusb_fs_p),
526
527 CLK_DIV("div_uarta", "mux_uarta",
528 CAR_CLKSRC_UARTA_REG, CAR_CLKSRC_UART_DIV),
529 CLK_DIV("div_uartb", "mux_uartb",
530 CAR_CLKSRC_UARTB_REG, CAR_CLKSRC_UART_DIV),
531 CLK_DIV("div_uartc", "mux_uartc",
532 CAR_CLKSRC_UARTC_REG, CAR_CLKSRC_UART_DIV),
533 CLK_DIV("div_uartd", "mux_uartd",
534 CAR_CLKSRC_UARTD_REG, CAR_CLKSRC_UART_DIV),
535 CLK_DIV("div_sdmmc1", "mux_sdmmc1",
536 CAR_CLKSRC_SDMMC1_REG, CAR_CLKSRC_SDMMC_DIV),
537 CLK_DIV("div_sdmmc2", "mux_sdmmc2",
538 CAR_CLKSRC_SDMMC2_REG, CAR_CLKSRC_SDMMC_DIV),
539 CLK_DIV("div_sdmmc3", "mux_sdmmc3",
540 CAR_CLKSRC_SDMMC3_REG, CAR_CLKSRC_SDMMC_DIV),
541 CLK_DIV("div_sdmmc4", "mux_sdmmc4",
542 CAR_CLKSRC_SDMMC4_REG, CAR_CLKSRC_SDMMC_DIV),
543 CLK_DIV("div_i2c1", "mux_i2c1",
544 CAR_CLKSRC_I2C1_REG, CAR_CLKSRC_I2C_DIV),
545 CLK_DIV("div_i2c2", "mux_i2c2",
546 CAR_CLKSRC_I2C2_REG, CAR_CLKSRC_I2C_DIV),
547 CLK_DIV("div_i2c3", "mux_i2c3",
548 CAR_CLKSRC_I2C3_REG, CAR_CLKSRC_I2C_DIV),
549 CLK_DIV("div_i2c4", "mux_i2c4",
550 CAR_CLKSRC_I2C4_REG, CAR_CLKSRC_I2C_DIV),
551 CLK_DIV("div_i2c5", "mux_i2c5",
552 CAR_CLKSRC_I2C5_REG, CAR_CLKSRC_I2C_DIV),
553 CLK_DIV("div_i2c6", "mux_i2c6",
554 CAR_CLKSRC_I2C6_REG, CAR_CLKSRC_I2C_DIV),
555 CLK_DIV("div_spi1", "mux_spi1",
556 CAR_CLKSRC_SPI1_REG, CAR_CLKSRC_SPI_DIV),
557 CLK_DIV("div_spi2", "mux_spi2",
558 CAR_CLKSRC_SPI2_REG, CAR_CLKSRC_SPI_DIV),
559 CLK_DIV("div_spi3", "mux_spi3",
560 CAR_CLKSRC_SPI3_REG, CAR_CLKSRC_SPI_DIV),
561 CLK_DIV("div_spi4", "mux_spi4",
562 CAR_CLKSRC_SPI4_REG, CAR_CLKSRC_SPI_DIV),
563 CLK_DIV("div_spi5", "mux_spi5",
564 CAR_CLKSRC_SPI5_REG, CAR_CLKSRC_SPI_DIV),
565 CLK_DIV("div_spi6", "mux_spi6",
566 CAR_CLKSRC_SPI6_REG, CAR_CLKSRC_SPI_DIV),
567 CLK_DIV("div_sata_oob", "mux_sata_oob",
568 CAR_CLKSRC_SATA_OOB_REG, CAR_CLKSRC_SATA_OOB_DIV),
569 CLK_DIV("div_sata", "mux_sata",
570 CAR_CLKSRC_SATA_REG, CAR_CLKSRC_SATA_DIV),
571 CLK_DIV("div_hda2codec_2x", "mux_hda2codec_2x",
572 CAR_CLKSRC_HDA2CODEC_2X_REG, CAR_CLKSRC_HDA2CODEC_2X_DIV),
573 CLK_DIV("div_hda", "mux_hda",
574 CAR_CLKSRC_HDA_REG, CAR_CLKSRC_HDA_DIV),
575 CLK_DIV("div_soc_therm", "mux_soc_therm",
576 CAR_CLKSRC_SOC_THERM_REG, CAR_CLKSRC_SOC_THERM_DIV),
577 CLK_DIV("div_tsensor", "mux_tsensor",
578 CAR_CLKSRC_TSENSOR_REG, CAR_CLKSRC_TSENSOR_DIV),
579 CLK_DIV("div_host1x", "mux_host1x",
580 CAR_CLKSRC_HOST1X_REG, CAR_CLKSRC_HOST1X_CLK_DIVISOR),
581 CLK_DIV("div_hdmi", "mux_hdmi",
582 CAR_CLKSRC_HDMI_REG, CAR_CLKSRC_HDMI_DIV),
583 CLK_DIV("div_pll_p_out5", "pll_p",
584 CAR_PLLP_OUTC_REG, CAR_PLLP_OUTC_OUT5_RATIO),
585 CLK_DIV("xusb_host_src", "mux_xusb_host",
586 CAR_CLKSRC_XUSB_HOST_REG, CAR_CLKSRC_XUSB_HOST_DIV),
587 CLK_DIV("xusb_ss_src", "mux_xusb_ss",
588 CAR_CLKSRC_XUSB_SS_REG, CAR_CLKSRC_XUSB_SS_DIV),
589 CLK_DIV("xusb_fs_src", "mux_xusb_fs",
590 CAR_CLKSRC_XUSB_FS_REG, CAR_CLKSRC_XUSB_FS_DIV),
591 CLK_DIV("xusb_falcon_src", "mux_xusb_falcon",
592 CAR_CLKSRC_XUSB_FALCON_REG, CAR_CLKSRC_XUSB_FALCON_DIV),
593
594 CLK_GATE_L("uarta", "div_uarta", CAR_DEV_L_UARTA),
595 CLK_GATE_L("uartb", "div_uartb", CAR_DEV_L_UARTB),
596 CLK_GATE_H("uartc", "div_uartc", CAR_DEV_H_UARTC),
597 CLK_GATE_U("uartd", "div_uartd", CAR_DEV_U_UARTD),
598 CLK_GATE_L("sdmmc1", "div_sdmmc1", CAR_DEV_L_SDMMC1),
599 CLK_GATE_L("sdmmc2", "div_sdmmc2", CAR_DEV_L_SDMMC2),
600 CLK_GATE_U("sdmmc3", "div_sdmmc3", CAR_DEV_U_SDMMC3),
601 CLK_GATE_L("sdmmc4", "div_sdmmc4", CAR_DEV_L_SDMMC4),
602 CLK_GATE_L("i2c1", "div_i2c1", CAR_DEV_L_I2C1),
603 CLK_GATE_H("i2c2", "div_i2c2", CAR_DEV_H_I2C2),
604 CLK_GATE_U("i2c3", "div_i2c3", CAR_DEV_U_I2C3),
605 CLK_GATE_V("i2c4", "div_i2c4", CAR_DEV_V_I2C4),
606 CLK_GATE_H("i2c5", "div_i2c5", CAR_DEV_H_I2C5),
607 CLK_GATE_X("i2c6", "div_i2c6", CAR_DEV_X_I2C6),
608 CLK_GATE_H("spi1", "div_spi1", CAR_DEV_H_SPI1),
609 CLK_GATE_H("spi2", "div_spi2", CAR_DEV_H_SPI2),
610 CLK_GATE_H("spi3", "div_spi3", CAR_DEV_H_SPI3),
611 CLK_GATE_U("spi4", "div_spi4", CAR_DEV_U_SPI4),
612 CLK_GATE_V("spi5", "div_spi5", CAR_DEV_V_SPI5),
613 CLK_GATE_V("spi6", "div_spi6", CAR_DEV_V_SPI6),
614 CLK_GATE_L("usbd", "pll_u_480", CAR_DEV_L_USBD),
615 CLK_GATE_H("usb2", "pll_u_480", CAR_DEV_H_USB2),
616 CLK_GATE_H("usb3", "pll_u_480", CAR_DEV_H_USB3),
617 CLK_GATE_V("sata_oob", "div_sata_oob", CAR_DEV_V_SATA_OOB),
618 CLK_GATE_V("sata", "div_sata", CAR_DEV_V_SATA),
619 CLK_GATE_SIMPLE("cml0", "pll_e",
620 CAR_PLLE_AUX_REG, CAR_PLLE_AUX_CML0_OEN),
621 CLK_GATE_SIMPLE("cml1", "pll_e",
622 CAR_PLLE_AUX_REG, CAR_PLLE_AUX_CML1_OEN),
623 CLK_GATE_V("hda2codec_2x", "div_hda2codec_2x", CAR_DEV_V_HDA2CODEC_2X),
624 CLK_GATE_V("hda", "div_hda", CAR_DEV_V_HDA),
625 CLK_GATE_W("hda2hdmi", "clk_m", CAR_DEV_W_HDA2HDMICODEC),
626 CLK_GATE_H("fuse", "clk_m", CAR_DEV_H_FUSE),
627 CLK_GATE_U("soc_therm", "div_soc_therm", CAR_DEV_U_SOC_THERM),
628 CLK_GATE_V("tsensor", "div_tsensor", CAR_DEV_V_TSENSOR),
629 CLK_GATE_SIMPLE("watchdog", "clk_m", CAR_RST_SOURCE_REG,
630 CAR_RST_SOURCE_WDT_EN|CAR_RST_SOURCE_WDT_SYS_RST_EN),
631 CLK_GATE_L("host1x", "div_host1x", CAR_DEV_L_HOST1X),
632 CLK_GATE_L("disp1", "mux_disp1", CAR_DEV_L_DISP1),
633 CLK_GATE_L("disp2", "mux_disp2", CAR_DEV_L_DISP2),
634 CLK_GATE_H("hdmi", "div_hdmi", CAR_DEV_H_HDMI),
635 CLK_GATE_SIMPLE("pll_p_out5", "div_pll_p_out5",
636 CAR_PLLP_OUTC_REG, CAR_PLLP_OUTC_OUT5_CLKEN),
637 CLK_GATE_U("xusb_host", "xusb_host_src", CAR_DEV_U_XUSB_HOST),
638 CLK_GATE_W("xusb_ss", "xusb_ss_src", CAR_DEV_W_XUSB_SS),
639 };
640
641 struct tegra124_car_rst {
642 u_int set_reg;
643 u_int clr_reg;
644 u_int mask;
645 };
646
647 static struct tegra124_car_reset_reg {
648 u_int set_reg;
649 u_int clr_reg;
650 } tegra124_car_reset_regs[] = {
651 { CAR_RST_DEV_L_SET_REG, CAR_RST_DEV_L_CLR_REG },
652 { CAR_RST_DEV_H_SET_REG, CAR_RST_DEV_H_CLR_REG },
653 { CAR_RST_DEV_U_SET_REG, CAR_RST_DEV_U_CLR_REG },
654 { CAR_RST_DEV_V_SET_REG, CAR_RST_DEV_V_CLR_REG },
655 { CAR_RST_DEV_W_SET_REG, CAR_RST_DEV_W_CLR_REG },
656 { CAR_RST_DEV_X_SET_REG, CAR_RST_DEV_X_CLR_REG },
657 };
658
659 static void * tegra124_car_reset_acquire(device_t, const void *, size_t);
660 static void tegra124_car_reset_release(device_t, void *);
661 static int tegra124_car_reset_assert(device_t, void *);
662 static int tegra124_car_reset_deassert(device_t, void *);
663
664 static const struct fdtbus_reset_controller_func tegra124_car_fdtreset_funcs = {
665 .acquire = tegra124_car_reset_acquire,
666 .release = tegra124_car_reset_release,
667 .reset_assert = tegra124_car_reset_assert,
668 .reset_deassert = tegra124_car_reset_deassert,
669 };
670
671 struct tegra124_car_softc {
672 device_t sc_dev;
673 bus_space_tag_t sc_bst;
674 bus_space_handle_t sc_bsh;
675
676 u_int sc_clock_cells;
677 u_int sc_reset_cells;
678
679 kmutex_t sc_intr_lock;
680 kmutex_t sc_rnd_lock;
681 u_int sc_bytes_wanted;
682 void *sc_sih;
683 krndsource_t sc_rndsource;
684 };
685
686 static void tegra124_car_init(struct tegra124_car_softc *);
687 static void tegra124_car_utmip_init(struct tegra124_car_softc *);
688 static void tegra124_car_xusb_init(struct tegra124_car_softc *);
689
690 static void tegra124_car_rnd_attach(device_t);
691 static void tegra124_car_rnd_intr(void *);
692 static void tegra124_car_rnd_callback(size_t, void *);
693
694 CFATTACH_DECL_NEW(tegra124_car, sizeof(struct tegra124_car_softc),
695 tegra124_car_match, tegra124_car_attach, NULL, NULL);
696
697 static int
698 tegra124_car_match(device_t parent, cfdata_t cf, void *aux)
699 {
700 const char * const compatible[] = { "nvidia,tegra124-car", NULL };
701 struct fdt_attach_args * const faa = aux;
702
703 #if 0
704 return of_match_compatible(faa->faa_phandle, compatible);
705 #else
706 if (of_match_compatible(faa->faa_phandle, compatible) == 0)
707 return 0;
708
709 return 999;
710 #endif
711 }
712
713 static void
714 tegra124_car_attach(device_t parent, device_t self, void *aux)
715 {
716 struct tegra124_car_softc * const sc = device_private(self);
717 struct fdt_attach_args * const faa = aux;
718 const int phandle = faa->faa_phandle;
719 bus_addr_t addr;
720 bus_size_t size;
721 int error;
722
723 if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
724 aprint_error(": couldn't get registers\n");
725 return;
726 }
727
728 sc->sc_dev = self;
729 sc->sc_bst = faa->faa_bst;
730 error = bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh);
731 if (error) {
732 aprint_error(": couldn't map %#llx: %d", (uint64_t)addr, error);
733 return;
734 }
735 if (of_getprop_uint32(phandle, "#clock-cells", &sc->sc_clock_cells))
736 sc->sc_clock_cells = 1;
737 if (of_getprop_uint32(phandle, "#reset-cells", &sc->sc_reset_cells))
738 sc->sc_reset_cells = 1;
739
740 aprint_naive("\n");
741 aprint_normal(": CAR\n");
742
743 clk_backend_register("tegra124", &tegra124_car_clock_funcs, sc);
744
745 fdtbus_register_clock_controller(self, phandle,
746 &tegra124_car_fdtclock_funcs);
747 fdtbus_register_reset_controller(self, phandle,
748 &tegra124_car_fdtreset_funcs);
749
750 tegra124_car_init(sc);
751
752 config_interrupts(self, tegra124_car_rnd_attach);
753 }
754
755 static void
756 tegra124_car_init(struct tegra124_car_softc *sc)
757 {
758 tegra124_car_utmip_init(sc);
759 tegra124_car_xusb_init(sc);
760 }
761
762 static void
763 tegra124_car_utmip_init(struct tegra124_car_softc *sc)
764 {
765 bus_space_tag_t bst = sc->sc_bst;
766 bus_space_handle_t bsh = sc->sc_bsh;
767
768 const u_int enable_dly_count = 0x02;
769 const u_int stable_count = 0x2f;
770 const u_int active_dly_count = 0x04;
771 const u_int xtal_freq_count = 0x76;
772
773 tegra_reg_set_clear(bst, bsh, CAR_UTMIP_PLL_CFG2_REG,
774 __SHIFTIN(stable_count, CAR_UTMIP_PLL_CFG2_STABLE_COUNT) |
775 __SHIFTIN(active_dly_count, CAR_UTMIP_PLL_CFG2_ACTIVE_DLY_COUNT),
776 CAR_UTMIP_PLL_CFG2_PD_SAMP_A_POWERDOWN |
777 CAR_UTMIP_PLL_CFG2_PD_SAMP_B_POWERDOWN |
778 CAR_UTMIP_PLL_CFG2_PD_SAMP_C_POWERDOWN |
779 CAR_UTMIP_PLL_CFG2_STABLE_COUNT |
780 CAR_UTMIP_PLL_CFG2_ACTIVE_DLY_COUNT);
781
782 tegra_reg_set_clear(bst, bsh, CAR_UTMIP_PLL_CFG1_REG,
783 __SHIFTIN(enable_dly_count, CAR_UTMIP_PLL_CFG1_ENABLE_DLY_COUNT) |
784 __SHIFTIN(xtal_freq_count, CAR_UTMIP_PLL_CFG1_XTAL_FREQ_COUNT),
785 CAR_UTMIP_PLL_CFG1_ENABLE_DLY_COUNT |
786 CAR_UTMIP_PLL_CFG1_XTAL_FREQ_COUNT);
787
788 tegra_reg_set_clear(bst, bsh, CAR_UTMIP_PLL_CFG1_REG,
789 0,
790 CAR_UTMIP_PLL_CFG1_PLLU_POWERDOWN |
791 CAR_UTMIP_PLL_CFG1_PLL_ENABLE_POWERDOWN);
792
793 }
794
795 static void
796 tegra124_car_xusb_init(struct tegra124_car_softc *sc)
797 {
798 const bus_space_tag_t bst = sc->sc_bst;
799 const bus_space_handle_t bsh = sc->sc_bsh;
800 uint32_t val;
801
802 /* XXX do this all better */
803
804 bus_space_write_4(bst, bsh, CAR_CLK_ENB_W_SET_REG, CAR_DEV_W_XUSB);
805
806 tegra_reg_set_clear(bst, bsh, CAR_PLLREFE_MISC_REG,
807 0, CAR_PLLREFE_MISC_IDDQ);
808 val = __SHIFTIN(25, CAR_PLLREFE_BASE_DIVN) |
809 __SHIFTIN(1, CAR_PLLREFE_BASE_DIVM);
810 bus_space_write_4(bst, bsh, CAR_PLLREFE_BASE_REG, val);
811
812 tegra_reg_set_clear(bst, bsh, CAR_PLLREFE_MISC_REG,
813 0, CAR_PLLREFE_MISC_LOCK_OVERRIDE);
814 tegra_reg_set_clear(bst, bsh, CAR_PLLREFE_BASE_REG,
815 CAR_PLLREFE_BASE_ENABLE, 0);
816 tegra_reg_set_clear(bst, bsh, CAR_PLLREFE_MISC_REG,
817 CAR_PLLREFE_MISC_LOCK_ENABLE, 0);
818
819 do {
820 delay(2);
821 val = bus_space_read_4(bst, bsh, CAR_PLLREFE_MISC_REG);
822 } while ((val & CAR_PLLREFE_MISC_LOCK) == 0);
823
824 tegra_reg_set_clear(bst, bsh, CAR_PLLE_MISC_REG,
825 CAR_PLLE_MISC_IDDQ_SWCTL, CAR_PLLE_MISC_IDDQ_OVERRIDE);
826 tegra_reg_set_clear(bst, bsh, CAR_PLLE_BASE_REG,
827 CAR_PLLE_BASE_ENABLE, 0);
828 tegra_reg_set_clear(bst, bsh, CAR_PLLE_MISC_REG,
829 CAR_PLLE_MISC_LOCK_ENABLE, 0);
830
831 do {
832 delay(2);
833 val = bus_space_read_4(bst, bsh, CAR_PLLE_MISC_REG);
834 } while ((val & CAR_PLLE_MISC_LOCK) == 0);
835
836 tegra_reg_set_clear(bst, bsh, CAR_CLKSRC_XUSB_SS_REG,
837 CAR_CLKSRC_XUSB_SS_HS_CLK_BYPASS, 0);
838 }
839
840 static void
841 tegra124_car_rnd_attach(device_t self)
842 {
843 struct tegra124_car_softc * const sc = device_private(self);
844
845 mutex_init(&sc->sc_intr_lock, MUTEX_DEFAULT, IPL_SERIAL);
846 mutex_init(&sc->sc_rnd_lock, MUTEX_DEFAULT, IPL_SERIAL);
847 sc->sc_bytes_wanted = 0;
848 sc->sc_sih = softint_establish(SOFTINT_SERIAL|SOFTINT_MPSAFE,
849 tegra124_car_rnd_intr, sc);
850 if (sc->sc_sih == NULL) {
851 aprint_error_dev(sc->sc_dev, "couldn't establish softint\n");
852 return;
853 }
854
855 rndsource_setcb(&sc->sc_rndsource, tegra124_car_rnd_callback, sc);
856 rnd_attach_source(&sc->sc_rndsource, device_xname(sc->sc_dev),
857 RND_TYPE_RNG, RND_FLAG_COLLECT_VALUE|RND_FLAG_HASCB);
858 }
859
860 static void
861 tegra124_car_rnd_intr(void *priv)
862 {
863 struct tegra124_car_softc * const sc = priv;
864 uint16_t buf[512];
865 uint32_t cnt;
866
867 mutex_enter(&sc->sc_intr_lock);
868 while (sc->sc_bytes_wanted) {
869 const u_int nbytes = MIN(sc->sc_bytes_wanted, 1024);
870 for (cnt = 0; cnt < sc->sc_bytes_wanted / 2; cnt++) {
871 buf[cnt] = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
872 CAR_PLL_LFSR_REG) & 0xffff;
873 }
874 mutex_exit(&sc->sc_intr_lock);
875 mutex_enter(&sc->sc_rnd_lock);
876 rnd_add_data(&sc->sc_rndsource, buf, nbytes, nbytes * NBBY);
877 mutex_exit(&sc->sc_rnd_lock);
878 mutex_enter(&sc->sc_intr_lock);
879 sc->sc_bytes_wanted -= MIN(sc->sc_bytes_wanted, nbytes);
880 }
881 explicit_memset(buf, 0, sizeof(buf));
882 mutex_exit(&sc->sc_intr_lock);
883 }
884
885 static void
886 tegra124_car_rnd_callback(size_t bytes_wanted, void *priv)
887 {
888 struct tegra124_car_softc * const sc = priv;
889
890 mutex_enter(&sc->sc_intr_lock);
891 if (sc->sc_bytes_wanted == 0) {
892 softint_schedule(sc->sc_sih);
893 }
894 if (bytes_wanted > (UINT_MAX - sc->sc_bytes_wanted)) {
895 sc->sc_bytes_wanted = UINT_MAX;
896 } else {
897 sc->sc_bytes_wanted += bytes_wanted;
898 }
899 mutex_exit(&sc->sc_intr_lock);
900 }
901
902 static struct tegra_clk *
903 tegra124_car_clock_find(const char *name)
904 {
905 u_int n;
906
907 for (n = 0; n < __arraycount(tegra124_car_clocks); n++) {
908 if (strcmp(tegra124_car_clocks[n].base.name, name) == 0) {
909 return &tegra124_car_clocks[n];
910 }
911 }
912
913 return NULL;
914 }
915
916 static struct tegra_clk *
917 tegra124_car_clock_find_by_id(u_int clock_id)
918 {
919 u_int n;
920
921 for (n = 0; n < __arraycount(tegra124_car_clock_ids); n++) {
922 if (tegra124_car_clock_ids[n].id == clock_id) {
923 const char *name = tegra124_car_clock_ids[n].name;
924 return tegra124_car_clock_find(name);
925 }
926 }
927
928 return NULL;
929 }
930
931 static struct clk *
932 tegra124_car_clock_decode(device_t dev, const void *data, size_t len)
933 {
934 struct tegra124_car_softc * const sc = device_private(dev);
935 struct tegra_clk *tclk;
936
937 if (len != sc->sc_clock_cells * 4) {
938 return NULL;
939 }
940
941 const u_int clock_id = be32dec(data);
942
943 tclk = tegra124_car_clock_find_by_id(clock_id);
944 if (tclk)
945 return TEGRA_CLK_BASE(tclk);
946
947 return NULL;
948 }
949
950 static struct clk *
951 tegra124_car_clock_get(void *priv, const char *name)
952 {
953 struct tegra_clk *tclk;
954
955 tclk = tegra124_car_clock_find(name);
956 if (tclk == NULL)
957 return NULL;
958
959 atomic_inc_uint(&tclk->refcnt);
960
961 return TEGRA_CLK_BASE(tclk);
962 }
963
964 static void
965 tegra124_car_clock_put(void *priv, struct clk *clk)
966 {
967 struct tegra_clk *tclk = TEGRA_CLK_PRIV(clk);
968
969 KASSERT(tclk->refcnt > 0);
970
971 atomic_dec_uint(&tclk->refcnt);
972 }
973
974 static u_int
975 tegra124_car_clock_get_rate_pll(struct tegra124_car_softc *sc,
976 struct tegra_clk *tclk)
977 {
978 struct tegra_pll_clk *tpll = &tclk->u.pll;
979 struct tegra_clk *tclk_parent;
980 bus_space_tag_t bst = sc->sc_bst;
981 bus_space_handle_t bsh = sc->sc_bsh;
982 u_int divm, divn, divp;
983 uint64_t rate;
984
985 KASSERT(tclk->type == TEGRA_CLK_PLL);
986
987 tclk_parent = tegra124_car_clock_find(tclk->parent);
988 KASSERT(tclk_parent != NULL);
989
990 const u_int rate_parent = tegra124_car_clock_get_rate(sc,
991 TEGRA_CLK_BASE(tclk_parent));
992
993 const uint32_t base = bus_space_read_4(bst, bsh, tpll->base_reg);
994 divm = __SHIFTOUT(base, tpll->divm_mask);
995 divn = __SHIFTOUT(base, tpll->divn_mask);
996 if (tpll->base_reg == CAR_PLLU_BASE_REG) {
997 divp = __SHIFTOUT(base, tpll->divp_mask) ? 0 : 1;
998 } else {
999 divp = __SHIFTOUT(base, tpll->divp_mask);
1000 }
1001
1002 rate = (uint64_t)rate_parent * divn;
1003 return rate / (divm << divp);
1004 }
1005
1006 static int
1007 tegra124_car_clock_set_rate_pll(struct tegra124_car_softc *sc,
1008 struct tegra_clk *tclk, u_int rate)
1009 {
1010 struct tegra_pll_clk *tpll = &tclk->u.pll;
1011 bus_space_tag_t bst = sc->sc_bst;
1012 bus_space_handle_t bsh = sc->sc_bsh;
1013 struct clk *clk_parent;
1014 uint32_t bp, base;
1015
1016 clk_parent = tegra124_car_clock_get_parent(sc, TEGRA_CLK_BASE(tclk));
1017 if (clk_parent == NULL)
1018 return EIO;
1019 const u_int rate_parent = tegra124_car_clock_get_rate(sc, clk_parent);
1020 if (rate_parent == 0)
1021 return EIO;
1022
1023 if (tpll->base_reg == CAR_PLLX_BASE_REG) {
1024 const u_int divm = 1;
1025 const u_int divn = rate / rate_parent;
1026 const u_int divp = 0;
1027
1028 bp = bus_space_read_4(bst, bsh, CAR_CCLKG_BURST_POLICY_REG);
1029 bp &= ~CAR_CCLKG_BURST_POLICY_CPU_STATE;
1030 bp |= __SHIFTIN(CAR_CCLKG_BURST_POLICY_CPU_STATE_IDLE,
1031 CAR_CCLKG_BURST_POLICY_CPU_STATE);
1032 bp &= ~CAR_CCLKG_BURST_POLICY_CWAKEUP_IDLE_SOURCE;
1033 bp |= __SHIFTIN(CAR_CCLKG_BURST_POLICY_CWAKEUP_SOURCE_CLKM,
1034 CAR_CCLKG_BURST_POLICY_CWAKEUP_IDLE_SOURCE);
1035 bus_space_write_4(bst, bsh, CAR_CCLKG_BURST_POLICY_REG, bp);
1036
1037 base = bus_space_read_4(bst, bsh, CAR_PLLX_BASE_REG);
1038 base &= ~CAR_PLLX_BASE_DIVM;
1039 base &= ~CAR_PLLX_BASE_DIVN;
1040 base &= ~CAR_PLLX_BASE_DIVP;
1041 base |= __SHIFTIN(divm, CAR_PLLX_BASE_DIVM);
1042 base |= __SHIFTIN(divn, CAR_PLLX_BASE_DIVN);
1043 base |= __SHIFTIN(divp, CAR_PLLX_BASE_DIVP);
1044 bus_space_write_4(bst, bsh, CAR_PLLX_BASE_REG, base);
1045
1046 tegra_reg_set_clear(bst, bsh, CAR_PLLX_MISC_REG,
1047 CAR_PLLX_MISC_LOCK_ENABLE, 0);
1048 do {
1049 delay(2);
1050 base = bus_space_read_4(bst, bsh, tpll->base_reg);
1051 } while ((base & CAR_PLLX_BASE_LOCK) == 0);
1052 delay(100);
1053
1054 bp &= ~CAR_CCLKG_BURST_POLICY_CPU_STATE;
1055 bp |= __SHIFTIN(CAR_CCLKG_BURST_POLICY_CPU_STATE_RUN,
1056 CAR_CCLKG_BURST_POLICY_CPU_STATE);
1057 bp &= ~CAR_CCLKG_BURST_POLICY_CWAKEUP_IDLE_SOURCE;
1058 bp |= __SHIFTIN(CAR_CCLKG_BURST_POLICY_CWAKEUP_SOURCE_PLLX_OUT0_LJ,
1059 CAR_CCLKG_BURST_POLICY_CWAKEUP_IDLE_SOURCE);
1060 bus_space_write_4(bst, bsh, CAR_CCLKG_BURST_POLICY_REG, bp);
1061
1062 return 0;
1063 } else if (tpll->base_reg == CAR_PLLD2_BASE_REG) {
1064 const u_int divm = 1;
1065 const u_int pldiv = 1;
1066 const u_int divn = (rate << pldiv) / rate_parent;
1067
1068 /* Set frequency */
1069 tegra_reg_set_clear(bst, bsh, tpll->base_reg,
1070 __SHIFTIN(divm, CAR_PLLD2_BASE_DIVM) |
1071 __SHIFTIN(divn, CAR_PLLD2_BASE_DIVN) |
1072 __SHIFTIN(pldiv, CAR_PLLD2_BASE_DIVP),
1073 CAR_PLLD2_BASE_REF_SRC_SEL |
1074 CAR_PLLD2_BASE_DIVM |
1075 CAR_PLLD2_BASE_DIVN |
1076 CAR_PLLD2_BASE_DIVP);
1077
1078 return 0;
1079 } else {
1080 /* TODO */
1081 return EOPNOTSUPP;
1082 }
1083 }
1084
1085 static int
1086 tegra124_car_clock_set_parent_mux(struct tegra124_car_softc *sc,
1087 struct tegra_clk *tclk, struct tegra_clk *tclk_parent)
1088 {
1089 struct tegra_mux_clk *tmux = &tclk->u.mux;
1090 bus_space_tag_t bst = sc->sc_bst;
1091 bus_space_handle_t bsh = sc->sc_bsh;
1092 uint32_t v;
1093 u_int src;
1094
1095 KASSERT(tclk->type == TEGRA_CLK_MUX);
1096
1097 for (src = 0; src < tmux->nparents; src++) {
1098 if (tmux->parents[src] == NULL) {
1099 continue;
1100 }
1101 if (strcmp(tmux->parents[src], tclk_parent->base.name) == 0) {
1102 break;
1103 }
1104 }
1105 if (src == tmux->nparents) {
1106 return EINVAL;
1107 }
1108
1109 if (tmux->reg == CAR_CLKSRC_HDMI_REG &&
1110 src == CAR_CLKSRC_HDMI_SRC_PLLD2_OUT0) {
1111 /* Change IDDQ from 1 to 0 */
1112 tegra_reg_set_clear(bst, bsh, CAR_PLLD2_BASE_REG,
1113 0, CAR_PLLD2_BASE_IDDQ);
1114 delay(2);
1115
1116 /* Enable lock */
1117 tegra_reg_set_clear(bst, bsh, CAR_PLLD2_MISC_REG,
1118 CAR_PLLD2_MISC_LOCK_ENABLE, 0);
1119
1120 /* Enable PLLD2 */
1121 tegra_reg_set_clear(bst, bsh, CAR_PLLD2_BASE_REG,
1122 CAR_PLLD2_BASE_ENABLE, 0);
1123
1124 /* Wait for lock */
1125 do {
1126 delay(2);
1127 v = bus_space_read_4(bst, bsh, CAR_PLLD2_BASE_REG);
1128 } while ((v & CAR_PLLD2_BASE_LOCK) == 0);
1129
1130 delay(200);
1131 }
1132
1133 v = bus_space_read_4(bst, bsh, tmux->reg);
1134 v &= ~tmux->bits;
1135 v |= __SHIFTIN(src, tmux->bits);
1136 bus_space_write_4(bst, bsh, tmux->reg, v);
1137
1138 return 0;
1139 }
1140
1141 static struct tegra_clk *
1142 tegra124_car_clock_get_parent_mux(struct tegra124_car_softc *sc,
1143 struct tegra_clk *tclk)
1144 {
1145 struct tegra_mux_clk *tmux = &tclk->u.mux;
1146 bus_space_tag_t bst = sc->sc_bst;
1147 bus_space_handle_t bsh = sc->sc_bsh;
1148
1149 KASSERT(tclk->type == TEGRA_CLK_MUX);
1150
1151 const uint32_t v = bus_space_read_4(bst, bsh, tmux->reg);
1152 const u_int src = __SHIFTOUT(v, tmux->bits);
1153
1154 KASSERT(src < tmux->nparents);
1155
1156 if (tmux->parents[src] == NULL) {
1157 return NULL;
1158 }
1159
1160 return tegra124_car_clock_find(tmux->parents[src]);
1161 }
1162
1163 static u_int
1164 tegra124_car_clock_get_rate_fixed_div(struct tegra124_car_softc *sc,
1165 struct tegra_clk *tclk)
1166 {
1167 struct tegra_fixed_div_clk *tfixed_div = &tclk->u.fixed_div;
1168 struct clk *clk_parent;
1169
1170 clk_parent = tegra124_car_clock_get_parent(sc, TEGRA_CLK_BASE(tclk));
1171 if (clk_parent == NULL)
1172 return 0;
1173 const u_int parent_rate = tegra124_car_clock_get_rate(sc, clk_parent);
1174
1175 return parent_rate / tfixed_div->div;
1176 }
1177
1178 static u_int
1179 tegra124_car_clock_get_rate_div(struct tegra124_car_softc *sc,
1180 struct tegra_clk *tclk)
1181 {
1182 struct tegra_div_clk *tdiv = &tclk->u.div;
1183 bus_space_tag_t bst = sc->sc_bst;
1184 bus_space_handle_t bsh = sc->sc_bsh;
1185 struct clk *clk_parent;
1186 u_int rate;
1187
1188 KASSERT(tclk->type == TEGRA_CLK_DIV);
1189
1190 clk_parent = tegra124_car_clock_get_parent(sc, TEGRA_CLK_BASE(tclk));
1191 const u_int parent_rate = tegra124_car_clock_get_rate(sc, clk_parent);
1192
1193 const uint32_t v = bus_space_read_4(bst, bsh, tdiv->reg);
1194 const u_int raw_div = __SHIFTOUT(v, tdiv->bits);
1195
1196 switch (tdiv->reg) {
1197 case CAR_CLKSRC_I2C1_REG:
1198 case CAR_CLKSRC_I2C2_REG:
1199 case CAR_CLKSRC_I2C3_REG:
1200 case CAR_CLKSRC_I2C4_REG:
1201 case CAR_CLKSRC_I2C5_REG:
1202 case CAR_CLKSRC_I2C6_REG:
1203 rate = parent_rate * 1 / (raw_div + 1);
1204 break;
1205 case CAR_CLKSRC_UARTA_REG:
1206 case CAR_CLKSRC_UARTB_REG:
1207 case CAR_CLKSRC_UARTC_REG:
1208 case CAR_CLKSRC_UARTD_REG:
1209 if (v & CAR_CLKSRC_UART_DIV_ENB) {
1210 rate = parent_rate * 2 / (raw_div + 2);
1211 } else {
1212 rate = parent_rate;
1213 }
1214 break;
1215 default:
1216 rate = parent_rate * 2 / (raw_div + 2);
1217 break;
1218 }
1219
1220 return rate;
1221 }
1222
1223 static int
1224 tegra124_car_clock_set_rate_div(struct tegra124_car_softc *sc,
1225 struct tegra_clk *tclk, u_int rate)
1226 {
1227 struct tegra_div_clk *tdiv = &tclk->u.div;
1228 bus_space_tag_t bst = sc->sc_bst;
1229 bus_space_handle_t bsh = sc->sc_bsh;
1230 struct clk *clk_parent;
1231 u_int raw_div;
1232 uint32_t v;
1233
1234 KASSERT(tclk->type == TEGRA_CLK_DIV);
1235
1236 clk_parent = tegra124_car_clock_get_parent(sc, TEGRA_CLK_BASE(tclk));
1237 if (clk_parent == NULL)
1238 return EINVAL;
1239 const u_int parent_rate = tegra124_car_clock_get_rate(sc, clk_parent);
1240
1241 v = bus_space_read_4(bst, bsh, tdiv->reg);
1242
1243 raw_div = __SHIFTOUT(tdiv->bits, tdiv->bits);
1244
1245 switch (tdiv->reg) {
1246 case CAR_CLKSRC_UARTA_REG:
1247 case CAR_CLKSRC_UARTB_REG:
1248 case CAR_CLKSRC_UARTC_REG:
1249 case CAR_CLKSRC_UARTD_REG:
1250 if (rate == parent_rate) {
1251 v &= ~CAR_CLKSRC_UART_DIV_ENB;
1252 } else {
1253 v |= CAR_CLKSRC_UART_DIV_ENB;
1254 raw_div = (parent_rate * 2) / rate - 2;
1255 }
1256 break;
1257 case CAR_CLKSRC_SATA_REG:
1258 if (rate) {
1259 tegra_reg_set_clear(bst, bsh, CAR_SATA_PLL_CFG0_REG,
1260 0, CAR_SATA_PLL_CFG0_PADPLL_RESET_SWCTL);
1261 v |= CAR_CLKSRC_SATA_AUX_CLK_ENB;
1262 raw_div = (parent_rate * 2) / rate - 2;
1263 } else {
1264 v &= ~CAR_CLKSRC_SATA_AUX_CLK_ENB;
1265 }
1266 break;
1267 case CAR_CLKSRC_I2C1_REG:
1268 case CAR_CLKSRC_I2C2_REG:
1269 case CAR_CLKSRC_I2C3_REG:
1270 case CAR_CLKSRC_I2C4_REG:
1271 case CAR_CLKSRC_I2C5_REG:
1272 case CAR_CLKSRC_I2C6_REG:
1273 if (rate)
1274 raw_div = parent_rate / rate - 1;
1275 break;
1276 default:
1277 if (rate)
1278 raw_div = (parent_rate * 2) / rate - 2;
1279 break;
1280 }
1281
1282 v &= ~tdiv->bits;
1283 v |= __SHIFTIN(raw_div, tdiv->bits);
1284
1285 bus_space_write_4(bst, bsh, tdiv->reg, v);
1286
1287 return 0;
1288 }
1289
1290 static int
1291 tegra124_car_clock_enable_gate(struct tegra124_car_softc *sc,
1292 struct tegra_clk *tclk, bool enable)
1293 {
1294 struct tegra_gate_clk *tgate = &tclk->u.gate;
1295 bus_space_tag_t bst = sc->sc_bst;
1296 bus_space_handle_t bsh = sc->sc_bsh;
1297 bus_size_t reg;
1298
1299 KASSERT(tclk->type == TEGRA_CLK_GATE);
1300
1301 if (tgate->set_reg == tgate->clr_reg) {
1302 uint32_t v = bus_space_read_4(bst, bsh, tgate->set_reg);
1303 if (enable) {
1304 v |= tgate->bits;
1305 } else {
1306 v &= ~tgate->bits;
1307 }
1308 bus_space_write_4(bst, bsh, tgate->set_reg, v);
1309 } else {
1310 if (enable) {
1311 reg = tgate->set_reg;
1312 } else {
1313 reg = tgate->clr_reg;
1314 }
1315
1316 if (reg == CAR_CLK_ENB_V_SET_REG &&
1317 tgate->bits == CAR_DEV_V_SATA) {
1318 /* De-assert reset to SATA PADPLL */
1319 tegra_reg_set_clear(bst, bsh, CAR_SATA_PLL_CFG0_REG,
1320 0, CAR_SATA_PLL_CFG0_PADPLL_RESET_OVERRIDE_VALUE);
1321 delay(15);
1322 }
1323 bus_space_write_4(bst, bsh, reg, tgate->bits);
1324 }
1325
1326 return 0;
1327 }
1328
1329 static u_int
1330 tegra124_car_clock_get_rate(void *priv, struct clk *clk)
1331 {
1332 struct tegra_clk *tclk = TEGRA_CLK_PRIV(clk);
1333 struct clk *clk_parent;
1334
1335 switch (tclk->type) {
1336 case TEGRA_CLK_FIXED:
1337 return tclk->u.fixed.rate;
1338 case TEGRA_CLK_PLL:
1339 return tegra124_car_clock_get_rate_pll(priv, tclk);
1340 case TEGRA_CLK_MUX:
1341 case TEGRA_CLK_GATE:
1342 clk_parent = tegra124_car_clock_get_parent(priv, clk);
1343 if (clk_parent == NULL)
1344 return EINVAL;
1345 return tegra124_car_clock_get_rate(priv, clk_parent);
1346 case TEGRA_CLK_FIXED_DIV:
1347 return tegra124_car_clock_get_rate_fixed_div(priv, tclk);
1348 case TEGRA_CLK_DIV:
1349 return tegra124_car_clock_get_rate_div(priv, tclk);
1350 default:
1351 panic("tegra124: unknown tclk type %d", tclk->type);
1352 }
1353 }
1354
1355 static int
1356 tegra124_car_clock_set_rate(void *priv, struct clk *clk, u_int rate)
1357 {
1358 struct tegra_clk *tclk = TEGRA_CLK_PRIV(clk);
1359 struct clk *clk_parent;
1360
1361 KASSERT((clk->flags & CLK_SET_RATE_PARENT) == 0);
1362
1363 switch (tclk->type) {
1364 case TEGRA_CLK_FIXED:
1365 case TEGRA_CLK_MUX:
1366 return EIO;
1367 case TEGRA_CLK_FIXED_DIV:
1368 clk_parent = tegra124_car_clock_get_parent(priv, clk);
1369 if (clk_parent == NULL)
1370 return EIO;
1371 return tegra124_car_clock_set_rate(priv, clk_parent,
1372 rate * tclk->u.fixed_div.div);
1373 case TEGRA_CLK_GATE:
1374 return EINVAL;
1375 case TEGRA_CLK_PLL:
1376 return tegra124_car_clock_set_rate_pll(priv, tclk, rate);
1377 case TEGRA_CLK_DIV:
1378 return tegra124_car_clock_set_rate_div(priv, tclk, rate);
1379 default:
1380 panic("tegra124: unknown tclk type %d", tclk->type);
1381 }
1382 }
1383
1384 static int
1385 tegra124_car_clock_enable(void *priv, struct clk *clk)
1386 {
1387 struct tegra_clk *tclk = TEGRA_CLK_PRIV(clk);
1388 struct clk *clk_parent;
1389
1390 if (tclk->type != TEGRA_CLK_GATE) {
1391 clk_parent = tegra124_car_clock_get_parent(priv, clk);
1392 if (clk_parent == NULL)
1393 return 0;
1394 return tegra124_car_clock_enable(priv, clk_parent);
1395 }
1396
1397 return tegra124_car_clock_enable_gate(priv, tclk, true);
1398 }
1399
1400 static int
1401 tegra124_car_clock_disable(void *priv, struct clk *clk)
1402 {
1403 struct tegra_clk *tclk = TEGRA_CLK_PRIV(clk);
1404
1405 if (tclk->type != TEGRA_CLK_GATE)
1406 return EINVAL;
1407
1408 return tegra124_car_clock_enable_gate(priv, tclk, false);
1409 }
1410
1411 static int
1412 tegra124_car_clock_set_parent(void *priv, struct clk *clk,
1413 struct clk *clk_parent)
1414 {
1415 struct tegra_clk *tclk = TEGRA_CLK_PRIV(clk);
1416 struct tegra_clk *tclk_parent = TEGRA_CLK_PRIV(clk_parent);
1417 struct clk *nclk_parent;
1418
1419 if (tclk->type != TEGRA_CLK_MUX) {
1420 nclk_parent = tegra124_car_clock_get_parent(priv, clk);
1421 if (nclk_parent == clk_parent || nclk_parent == NULL)
1422 return EINVAL;
1423 return tegra124_car_clock_set_parent(priv, nclk_parent,
1424 clk_parent);
1425 }
1426
1427 return tegra124_car_clock_set_parent_mux(priv, tclk, tclk_parent);
1428 }
1429
1430 static struct clk *
1431 tegra124_car_clock_get_parent(void *priv, struct clk *clk)
1432 {
1433 struct tegra_clk *tclk = TEGRA_CLK_PRIV(clk);
1434 struct tegra_clk *tclk_parent = NULL;
1435
1436 switch (tclk->type) {
1437 case TEGRA_CLK_FIXED:
1438 case TEGRA_CLK_PLL:
1439 case TEGRA_CLK_FIXED_DIV:
1440 case TEGRA_CLK_DIV:
1441 case TEGRA_CLK_GATE:
1442 if (tclk->parent) {
1443 tclk_parent = tegra124_car_clock_find(tclk->parent);
1444 }
1445 break;
1446 case TEGRA_CLK_MUX:
1447 tclk_parent = tegra124_car_clock_get_parent_mux(priv, tclk);
1448 break;
1449 }
1450
1451 if (tclk_parent == NULL)
1452 return NULL;
1453
1454 return TEGRA_CLK_BASE(tclk_parent);
1455 }
1456
1457 static void *
1458 tegra124_car_reset_acquire(device_t dev, const void *data, size_t len)
1459 {
1460 struct tegra124_car_softc * const sc = device_private(dev);
1461 struct tegra124_car_rst *rst;
1462
1463 if (len != sc->sc_reset_cells * 4)
1464 return NULL;
1465
1466 const u_int reset_id = be32dec(data);
1467
1468 if (reset_id > __arraycount(tegra124_car_reset_regs) * 32)
1469 return NULL;
1470
1471 const u_int reg = reset_id / 32;
1472
1473 rst = kmem_alloc(sizeof(*rst), KM_SLEEP);
1474 rst->set_reg = tegra124_car_reset_regs[reg].set_reg;
1475 rst->clr_reg = tegra124_car_reset_regs[reg].clr_reg;
1476 rst->mask = __BIT(reset_id % 32);
1477
1478 return rst;
1479 }
1480
1481 static void
1482 tegra124_car_reset_release(device_t dev, void *priv)
1483 {
1484 struct tegra124_car_rst *rst = priv;
1485
1486 kmem_free(rst, sizeof(*rst));
1487 }
1488
1489 static int
1490 tegra124_car_reset_assert(device_t dev, void *priv)
1491 {
1492 struct tegra124_car_softc * const sc = device_private(dev);
1493 struct tegra124_car_rst *rst = priv;
1494
1495 bus_space_write_4(sc->sc_bst, sc->sc_bsh, rst->set_reg, rst->mask);
1496
1497 return 0;
1498 }
1499
1500 static int
1501 tegra124_car_reset_deassert(device_t dev, void *priv)
1502 {
1503 struct tegra124_car_softc * const sc = device_private(dev);
1504 struct tegra124_car_rst *rst = priv;
1505
1506 bus_space_write_4(sc->sc_bst, sc->sc_bsh, rst->clr_reg, rst->mask);
1507
1508 return 0;
1509 }
1510