tegra210_car.c revision 1.7 1 1.7 jmcneill /* $NetBSD: tegra210_car.c,v 1.7 2017/09/23 23:21:35 jmcneill Exp $ */
2 1.7 jmcneill #define TEGRA210_CAR_DEBUG
3 1.1 jmcneill
4 1.1 jmcneill /*-
5 1.1 jmcneill * Copyright (c) 2015-2017 Jared McNeill <jmcneill (at) invisible.ca>
6 1.1 jmcneill * All rights reserved.
7 1.1 jmcneill *
8 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
9 1.1 jmcneill * modification, are permitted provided that the following conditions
10 1.1 jmcneill * are met:
11 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
12 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
13 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
15 1.1 jmcneill * documentation and/or other materials provided with the distribution.
16 1.1 jmcneill *
17 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
22 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
23 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
24 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
25 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27 1.1 jmcneill * SUCH DAMAGE.
28 1.1 jmcneill */
29 1.1 jmcneill
30 1.1 jmcneill #include <sys/cdefs.h>
31 1.7 jmcneill __KERNEL_RCSID(0, "$NetBSD: tegra210_car.c,v 1.7 2017/09/23 23:21:35 jmcneill Exp $");
32 1.1 jmcneill
33 1.1 jmcneill #include <sys/param.h>
34 1.1 jmcneill #include <sys/bus.h>
35 1.1 jmcneill #include <sys/device.h>
36 1.1 jmcneill #include <sys/intr.h>
37 1.1 jmcneill #include <sys/systm.h>
38 1.1 jmcneill #include <sys/kernel.h>
39 1.1 jmcneill #include <sys/rndpool.h>
40 1.1 jmcneill #include <sys/rndsource.h>
41 1.1 jmcneill #include <sys/atomic.h>
42 1.1 jmcneill #include <sys/kmem.h>
43 1.1 jmcneill
44 1.1 jmcneill #include <dev/clk/clk_backend.h>
45 1.1 jmcneill
46 1.1 jmcneill #include <arm/nvidia/tegra_reg.h>
47 1.1 jmcneill #include <arm/nvidia/tegra210_carreg.h>
48 1.1 jmcneill #include <arm/nvidia/tegra_clock.h>
49 1.1 jmcneill #include <arm/nvidia/tegra_pmcreg.h>
50 1.1 jmcneill #include <arm/nvidia/tegra_var.h>
51 1.1 jmcneill
52 1.1 jmcneill #include <dev/fdt/fdtvar.h>
53 1.1 jmcneill
54 1.1 jmcneill static int tegra210_car_match(device_t, cfdata_t, void *);
55 1.1 jmcneill static void tegra210_car_attach(device_t, device_t, void *);
56 1.1 jmcneill
57 1.1 jmcneill static struct clk *tegra210_car_clock_decode(device_t, const void *, size_t);
58 1.1 jmcneill
59 1.1 jmcneill static const struct fdtbus_clock_controller_func tegra210_car_fdtclock_funcs = {
60 1.1 jmcneill .decode = tegra210_car_clock_decode
61 1.1 jmcneill };
62 1.1 jmcneill
63 1.1 jmcneill /* DT clock ID to clock name mappings */
64 1.1 jmcneill static struct tegra210_car_clock_id {
65 1.1 jmcneill const char *name;
66 1.1 jmcneill u_int id;
67 1.1 jmcneill } tegra210_car_clock_ids[] = {
68 1.1 jmcneill { "ISPB", 3 },
69 1.1 jmcneill { "RTC", 4 },
70 1.1 jmcneill { "TIMER", 5 },
71 1.1 jmcneill { "UARTA", 6 },
72 1.1 jmcneill { "GPIO", 8 },
73 1.1 jmcneill { "SDMMC2", 9 },
74 1.1 jmcneill { "I2S1", 11 },
75 1.1 jmcneill { "I2C1", 12 },
76 1.1 jmcneill { "SDMMC1", 14 },
77 1.1 jmcneill { "SDMMC4", 15 },
78 1.1 jmcneill { "PWM", 17 },
79 1.1 jmcneill { "I2S2", 18 },
80 1.1 jmcneill { "USBD", 22 },
81 1.1 jmcneill { "ISP", 23 },
82 1.1 jmcneill { "DISP2", 26 },
83 1.1 jmcneill { "DISP1", 27 },
84 1.1 jmcneill { "HOST1X", 28 },
85 1.1 jmcneill { "I2S0", 30 },
86 1.1 jmcneill { "MC", 32 },
87 1.1 jmcneill { "AHBDMA", 33 },
88 1.1 jmcneill { "APBDMA", 34 },
89 1.1 jmcneill { "PMC", 38 },
90 1.1 jmcneill { "KFUSE", 40 },
91 1.1 jmcneill { "SBC1", 41 },
92 1.1 jmcneill { "SBC2", 44 },
93 1.1 jmcneill { "SBC3", 46 },
94 1.1 jmcneill { "I2C5", 47 },
95 1.1 jmcneill { "DSIA", 48 },
96 1.1 jmcneill { "CSI", 52 },
97 1.1 jmcneill { "I2C2", 54 },
98 1.1 jmcneill { "UARTC", 55 },
99 1.1 jmcneill { "MIPI_CAL", 56 },
100 1.1 jmcneill { "EMC", 57 },
101 1.1 jmcneill { "USB2", 58 },
102 1.1 jmcneill { "BSEV", 63 },
103 1.1 jmcneill { "UARTD", 65 },
104 1.1 jmcneill { "I2C3", 67 },
105 1.1 jmcneill { "SBC4", 68 },
106 1.1 jmcneill { "SDMMC3", 69 },
107 1.1 jmcneill { "PCIE", 70 },
108 1.1 jmcneill { "OWR", 71 },
109 1.1 jmcneill { "AFI", 72 },
110 1.1 jmcneill { "CSITE", 73 },
111 1.1 jmcneill { "SOC_THERM", 78 },
112 1.1 jmcneill { "DTV", 79 },
113 1.1 jmcneill { "I2CSLOW", 81 },
114 1.1 jmcneill { "DSIB", 82 },
115 1.1 jmcneill { "TSEC", 83 },
116 1.1 jmcneill { "XUSB_HOST", 89 },
117 1.1 jmcneill { "CSUS", 92 },
118 1.1 jmcneill { "MSELECT", 99 },
119 1.1 jmcneill { "TSENSOR", 100 },
120 1.1 jmcneill { "I2S3", 101 },
121 1.1 jmcneill { "I2S4", 102 },
122 1.1 jmcneill { "I2C4", 103 },
123 1.1 jmcneill { "D_AUDIO", 106 },
124 1.1 jmcneill { "APB2APE", 107 },
125 1.1 jmcneill { "HDA2CODEC_2X", 111 },
126 1.1 jmcneill { "SPDIF_2X", 118 },
127 1.1 jmcneill { "ACTMON", 119 },
128 1.1 jmcneill { "EXTERN1", 120 },
129 1.1 jmcneill { "EXTERN2", 121 },
130 1.1 jmcneill { "EXTERN3", 122 },
131 1.1 jmcneill { "SATA_OOB", 123 },
132 1.1 jmcneill { "SATA", 124 },
133 1.1 jmcneill { "HDA", 125 },
134 1.1 jmcneill { "HDA2HDMI", 128 },
135 1.1 jmcneill { "XUSB_GATE", 143 },
136 1.1 jmcneill { "CILAB", 144 },
137 1.1 jmcneill { "CILCD", 145 },
138 1.1 jmcneill { "CILE", 146 },
139 1.1 jmcneill { "DSIALP", 147 },
140 1.1 jmcneill { "DSIBLP", 148 },
141 1.1 jmcneill { "ENTROPY", 149 },
142 1.1 jmcneill { "XUSB_SS", 156 },
143 1.1 jmcneill { "DMIC1", 161 },
144 1.1 jmcneill { "DMIC2", 162 },
145 1.1 jmcneill { "I2C6", 166 },
146 1.1 jmcneill { "VIM2_CLK", 171 },
147 1.1 jmcneill { "MIPIBIF", 173 },
148 1.1 jmcneill { "CLK72MHZ", 177 },
149 1.1 jmcneill { "VIC03", 178 },
150 1.1 jmcneill { "DPAUX", 181 },
151 1.1 jmcneill { "SOR0", 182 },
152 1.1 jmcneill { "SOR1", 183 },
153 1.1 jmcneill { "GPU", 184 },
154 1.1 jmcneill { "DBGAPB", 185 },
155 1.1 jmcneill { "PLL_P_OUT_ADSP", 187 },
156 1.1 jmcneill { "PLL_G_REF", 189 },
157 1.1 jmcneill { "SDMMC_LEGACY", 193 },
158 1.1 jmcneill { "NVDEC", 194 },
159 1.1 jmcneill { "NVJPG", 195 },
160 1.1 jmcneill { "DMIC3", 197 },
161 1.1 jmcneill { "APE", 198 },
162 1.1 jmcneill { "MAUD", 202 },
163 1.1 jmcneill { "TSECB", 206 },
164 1.1 jmcneill { "DPAUX1", 207 },
165 1.1 jmcneill { "VI_I2C", 208 },
166 1.1 jmcneill { "HSIC_TRK", 209 },
167 1.1 jmcneill { "USB2_TRK", 210 },
168 1.1 jmcneill { "QSPI", 211 },
169 1.1 jmcneill { "UARTAPE", 212 },
170 1.1 jmcneill { "NVENC", 219 },
171 1.1 jmcneill { "SOR_SAFE", 222 },
172 1.1 jmcneill { "PLL_P_OUT_CPU", 223 },
173 1.1 jmcneill { "UARTB", 224 },
174 1.1 jmcneill { "VFIR", 225 },
175 1.1 jmcneill { "SPDIF_IN", 226 },
176 1.1 jmcneill { "SPDIF_OUT", 227 },
177 1.1 jmcneill { "VI", 228 },
178 1.1 jmcneill { "VI_SENSOR", 229 },
179 1.1 jmcneill { "FUSE", 230 },
180 1.1 jmcneill { "FUSE_BURN", 231 },
181 1.1 jmcneill { "CLK_32K", 232 },
182 1.1 jmcneill { "CLK_M", 233 },
183 1.1 jmcneill { "CLK_M_DIV2", 234 },
184 1.1 jmcneill { "CLK_M_DIV4", 235 },
185 1.1 jmcneill { "PLL_REF", 236 },
186 1.1 jmcneill { "PLL_C", 237 },
187 1.1 jmcneill { "PLL_C_OUT1", 238 },
188 1.1 jmcneill { "PLL_C2", 239 },
189 1.1 jmcneill { "PLL_C3", 240 },
190 1.1 jmcneill { "PLL_M", 241 },
191 1.1 jmcneill { "PLL_M_OUT1", 242 },
192 1.1 jmcneill { "PLL_P", 243 },
193 1.1 jmcneill { "PLL_P_OUT1", 244 },
194 1.1 jmcneill { "PLL_P_OUT2", 245 },
195 1.1 jmcneill { "PLL_P_OUT3", 246 },
196 1.1 jmcneill { "PLL_P_OUT4", 247 },
197 1.1 jmcneill { "PLL_A", 248 },
198 1.1 jmcneill { "PLL_A_OUT0", 249 },
199 1.1 jmcneill { "PLL_D", 250 },
200 1.1 jmcneill { "PLL_D_OUT0", 251 },
201 1.1 jmcneill { "PLL_D2", 252 },
202 1.1 jmcneill { "PLL_D2_OUT0", 253 },
203 1.1 jmcneill { "PLL_U", 254 },
204 1.1 jmcneill { "PLL_U_480M", 255 },
205 1.1 jmcneill { "PLL_U_60M", 256 },
206 1.1 jmcneill { "PLL_U_48M", 257 },
207 1.1 jmcneill { "PLL_X", 259 },
208 1.1 jmcneill { "PLL_X_OUT0", 260 },
209 1.1 jmcneill { "PLL_RE_VCO", 261 },
210 1.1 jmcneill { "PLL_RE_OUT", 262 },
211 1.1 jmcneill { "PLL_E", 263 },
212 1.1 jmcneill { "SPDIF_IN_SYNC", 264 },
213 1.1 jmcneill { "I2S0_SYNC", 265 },
214 1.1 jmcneill { "I2S1_SYNC", 266 },
215 1.1 jmcneill { "I2S2_SYNC", 267 },
216 1.1 jmcneill { "I2S3_SYNC", 268 },
217 1.1 jmcneill { "I2S4_SYNC", 269 },
218 1.1 jmcneill { "VIMCLK_SYNC", 270 },
219 1.1 jmcneill { "AUDIO0", 271 },
220 1.1 jmcneill { "AUDIO1", 272 },
221 1.1 jmcneill { "AUDIO2", 273 },
222 1.1 jmcneill { "AUDIO3", 274 },
223 1.1 jmcneill { "AUDIO4", 275 },
224 1.1 jmcneill { "SPDIF", 276 },
225 1.1 jmcneill { "CLK_OUT_1", 277 },
226 1.1 jmcneill { "CLK_OUT_2", 278 },
227 1.1 jmcneill { "CLK_OUT_3", 279 },
228 1.1 jmcneill { "BLINK", 280 },
229 1.1 jmcneill { "SOR1_SRC", 282 },
230 1.1 jmcneill { "XUSB_HOST_SRC", 284 },
231 1.1 jmcneill { "XUSB_FALCON_SRC", 285 },
232 1.1 jmcneill { "XUSB_FS_SRC", 286 },
233 1.1 jmcneill { "XUSB_SS_SRC", 287 },
234 1.1 jmcneill { "XUSB_DEV_SRC", 288 },
235 1.1 jmcneill { "XUSB_DEV", 289 },
236 1.1 jmcneill { "XUSB_HS_SRC", 290 },
237 1.1 jmcneill { "SCLK", 291 },
238 1.1 jmcneill { "HCLK", 292 },
239 1.1 jmcneill { "PCLK", 293 },
240 1.1 jmcneill { "CCLK_G", 294 },
241 1.1 jmcneill { "CCLK_LP", 295 },
242 1.1 jmcneill { "DFLL_REF", 296 },
243 1.1 jmcneill { "DFLL_SOC", 297 },
244 1.1 jmcneill { "VI_SENSOR2", 298 },
245 1.1 jmcneill { "PLL_P_OUT5", 299 },
246 1.1 jmcneill { "CML0", 300 },
247 1.1 jmcneill { "CML1", 301 },
248 1.1 jmcneill { "PLL_C4", 302 },
249 1.1 jmcneill { "PLL_DP", 303 },
250 1.1 jmcneill { "PLL_E_MUX", 304 },
251 1.1 jmcneill { "PLL_MB", 305 },
252 1.1 jmcneill { "PLL_A1", 306 },
253 1.1 jmcneill { "PLL_D_DSI_OUT", 307 },
254 1.1 jmcneill { "PLL_C4_OUT0", 308 },
255 1.1 jmcneill { "PLL_C4_OUT1", 309 },
256 1.1 jmcneill { "PLL_C4_OUT2", 310 },
257 1.1 jmcneill { "PLL_C4_OUT3", 311 },
258 1.1 jmcneill { "PLL_U_OUT", 312 },
259 1.1 jmcneill { "PLL_U_OUT1", 313 },
260 1.1 jmcneill { "PLL_U_OUT2", 314 },
261 1.1 jmcneill { "USB2_HSIC_TRK", 315 },
262 1.1 jmcneill { "PLL_P_OUT_HSIO", 316 },
263 1.1 jmcneill { "PLL_P_OUT_XUSB", 317 },
264 1.1 jmcneill { "XUSB_SSP_SRC", 318 },
265 1.1 jmcneill { "PLL_RE_OUT1", 319 },
266 1.1 jmcneill { "AUDIO0_MUX", 350 },
267 1.1 jmcneill { "AUDIO1_MUX", 351 },
268 1.1 jmcneill { "AUDIO2_MUX", 352 },
269 1.1 jmcneill { "AUDIO3_MUX", 353 },
270 1.1 jmcneill { "AUDIO4_MUX", 354 },
271 1.1 jmcneill { "SPDIF_MUX", 355 },
272 1.1 jmcneill { "CLK_OUT_1_MUX", 356 },
273 1.1 jmcneill { "CLK_OUT_2_MUX", 357 },
274 1.1 jmcneill { "CLK_OUT_3_MUX", 358 },
275 1.1 jmcneill { "DSIA_MUX", 359 },
276 1.1 jmcneill { "DSIB_MUX", 360 },
277 1.1 jmcneill { "SOR0_LVDS", 361 },
278 1.1 jmcneill { "XUSB_SS_DIV2", 362 },
279 1.1 jmcneill { "PLL_M_UD", 363 },
280 1.1 jmcneill { "PLL_C_UD", 364 },
281 1.1 jmcneill { "SCLK_MUX", 365 },
282 1.1 jmcneill };
283 1.1 jmcneill
284 1.1 jmcneill static struct clk *tegra210_car_clock_get(void *, const char *);
285 1.1 jmcneill static void tegra210_car_clock_put(void *, struct clk *);
286 1.1 jmcneill static u_int tegra210_car_clock_get_rate(void *, struct clk *);
287 1.1 jmcneill static int tegra210_car_clock_set_rate(void *, struct clk *, u_int);
288 1.1 jmcneill static int tegra210_car_clock_enable(void *, struct clk *);
289 1.1 jmcneill static int tegra210_car_clock_disable(void *, struct clk *);
290 1.1 jmcneill static int tegra210_car_clock_set_parent(void *, struct clk *,
291 1.1 jmcneill struct clk *);
292 1.1 jmcneill static struct clk *tegra210_car_clock_get_parent(void *, struct clk *);
293 1.1 jmcneill
294 1.1 jmcneill static const struct clk_funcs tegra210_car_clock_funcs = {
295 1.1 jmcneill .get = tegra210_car_clock_get,
296 1.1 jmcneill .put = tegra210_car_clock_put,
297 1.1 jmcneill .get_rate = tegra210_car_clock_get_rate,
298 1.1 jmcneill .set_rate = tegra210_car_clock_set_rate,
299 1.1 jmcneill .enable = tegra210_car_clock_enable,
300 1.1 jmcneill .disable = tegra210_car_clock_disable,
301 1.1 jmcneill .set_parent = tegra210_car_clock_set_parent,
302 1.1 jmcneill .get_parent = tegra210_car_clock_get_parent,
303 1.1 jmcneill };
304 1.1 jmcneill
305 1.1 jmcneill #define CLK_FIXED(_name, _rate) { \
306 1.1 jmcneill .base = { .name = (_name) }, .type = TEGRA_CLK_FIXED, \
307 1.1 jmcneill .u = { .fixed = { .rate = (_rate) } } \
308 1.1 jmcneill }
309 1.1 jmcneill
310 1.1 jmcneill #define CLK_PLL(_name, _parent, _base, _divm, _divn, _divp) { \
311 1.1 jmcneill .base = { .name = (_name) }, .type = TEGRA_CLK_PLL, \
312 1.1 jmcneill .parent = (_parent), \
313 1.1 jmcneill .u = { \
314 1.1 jmcneill .pll = { \
315 1.1 jmcneill .base_reg = (_base), \
316 1.1 jmcneill .divm_mask = (_divm), \
317 1.1 jmcneill .divn_mask = (_divn), \
318 1.1 jmcneill .divp_mask = (_divp), \
319 1.1 jmcneill } \
320 1.1 jmcneill } \
321 1.1 jmcneill }
322 1.1 jmcneill
323 1.1 jmcneill #define CLK_MUX(_name, _reg, _bits, _p) { \
324 1.1 jmcneill .base = { .name = (_name) }, .type = TEGRA_CLK_MUX, \
325 1.1 jmcneill .u = { \
326 1.1 jmcneill .mux = { \
327 1.1 jmcneill .nparents = __arraycount(_p), \
328 1.1 jmcneill .parents = (_p), \
329 1.1 jmcneill .reg = (_reg), \
330 1.1 jmcneill .bits = (_bits) \
331 1.1 jmcneill } \
332 1.1 jmcneill } \
333 1.1 jmcneill }
334 1.1 jmcneill
335 1.1 jmcneill #define CLK_FIXED_DIV(_name, _parent, _div) { \
336 1.1 jmcneill .base = { .name = (_name) }, .type = TEGRA_CLK_FIXED_DIV, \
337 1.1 jmcneill .parent = (_parent), \
338 1.1 jmcneill .u = { \
339 1.1 jmcneill .fixed_div = { \
340 1.1 jmcneill .div = (_div) \
341 1.1 jmcneill } \
342 1.1 jmcneill } \
343 1.1 jmcneill }
344 1.1 jmcneill
345 1.1 jmcneill #define CLK_DIV(_name, _parent, _reg, _bits) { \
346 1.1 jmcneill .base = { .name = (_name) }, .type = TEGRA_CLK_DIV, \
347 1.1 jmcneill .parent = (_parent), \
348 1.1 jmcneill .u = { \
349 1.1 jmcneill .div = { \
350 1.1 jmcneill .reg = (_reg), \
351 1.1 jmcneill .bits = (_bits) \
352 1.1 jmcneill } \
353 1.1 jmcneill } \
354 1.1 jmcneill }
355 1.1 jmcneill
356 1.1 jmcneill #define CLK_GATE(_name, _parent, _set, _clr, _bits) { \
357 1.1 jmcneill .base = { .name = (_name), .flags = CLK_SET_RATE_PARENT }, \
358 1.1 jmcneill .type = TEGRA_CLK_GATE, \
359 1.1 jmcneill .parent = (_parent), \
360 1.1 jmcneill .u = { \
361 1.1 jmcneill .gate = { \
362 1.1 jmcneill .set_reg = (_set), \
363 1.1 jmcneill .clr_reg = (_clr), \
364 1.1 jmcneill .bits = (_bits), \
365 1.1 jmcneill } \
366 1.1 jmcneill } \
367 1.1 jmcneill }
368 1.1 jmcneill
369 1.1 jmcneill #define CLK_GATE_L(_name, _parent, _bits) \
370 1.1 jmcneill CLK_GATE(_name, _parent, \
371 1.1 jmcneill CAR_CLK_ENB_L_SET_REG, CAR_CLK_ENB_L_CLR_REG, \
372 1.1 jmcneill _bits)
373 1.1 jmcneill
374 1.1 jmcneill #define CLK_GATE_H(_name, _parent, _bits) \
375 1.1 jmcneill CLK_GATE(_name, _parent, \
376 1.1 jmcneill CAR_CLK_ENB_H_SET_REG, CAR_CLK_ENB_H_CLR_REG, \
377 1.1 jmcneill _bits)
378 1.1 jmcneill
379 1.1 jmcneill #define CLK_GATE_U(_name, _parent, _bits) \
380 1.1 jmcneill CLK_GATE(_name, _parent, \
381 1.1 jmcneill CAR_CLK_ENB_U_SET_REG, CAR_CLK_ENB_U_CLR_REG, \
382 1.1 jmcneill _bits)
383 1.1 jmcneill
384 1.1 jmcneill #define CLK_GATE_V(_name, _parent, _bits) \
385 1.1 jmcneill CLK_GATE(_name, _parent, \
386 1.1 jmcneill CAR_CLK_ENB_V_SET_REG, CAR_CLK_ENB_V_CLR_REG, \
387 1.1 jmcneill _bits)
388 1.1 jmcneill
389 1.1 jmcneill #define CLK_GATE_W(_name, _parent, _bits) \
390 1.1 jmcneill CLK_GATE(_name, _parent, \
391 1.1 jmcneill CAR_CLK_ENB_W_SET_REG, CAR_CLK_ENB_W_CLR_REG, \
392 1.1 jmcneill _bits)
393 1.1 jmcneill
394 1.1 jmcneill #define CLK_GATE_X(_name, _parent, _bits) \
395 1.1 jmcneill CLK_GATE(_name, _parent, \
396 1.1 jmcneill CAR_CLK_ENB_X_SET_REG, CAR_CLK_ENB_X_CLR_REG, \
397 1.1 jmcneill _bits)
398 1.1 jmcneill
399 1.1 jmcneill #define CLK_GATE_Y(_name, _parent, _bits) \
400 1.1 jmcneill CLK_GATE(_name, _parent, \
401 1.1 jmcneill CAR_CLK_ENB_Y_SET_REG, CAR_CLK_ENB_Y_CLR_REG, \
402 1.1 jmcneill _bits)
403 1.1 jmcneill
404 1.1 jmcneill
405 1.1 jmcneill #define CLK_GATE_SIMPLE(_name, _parent, _reg, _bits) \
406 1.1 jmcneill CLK_GATE(_name, _parent, _reg, _reg, _bits)
407 1.1 jmcneill
408 1.1 jmcneill static const char *mux_uart_p[] =
409 1.1 jmcneill { "PLL_P", "PLL_C2", "PLL_C", "PLL_C4_OUT0",
410 1.1 jmcneill NULL, "PLL_C4_OUT1", "CLK_M", "PLL_C4_OUT2" };
411 1.1 jmcneill
412 1.1 jmcneill static const char *mux_sdmmc1_p[] =
413 1.1 jmcneill { "PLL_P", "PLL_A", "PLL_C", "PLL_C4_OUT0",
414 1.1 jmcneill "PLL_M", "PLL_E", "CLK_M", "PLL_C4_OUT0" };
415 1.1 jmcneill
416 1.1 jmcneill static const char *mux_sdmmc2_4_p[] =
417 1.1 jmcneill { "PLL_P", "PLL_C4_OUT2"/*LJ*/, "PLL_C4_OUT0"/*LJ*/, "PLL_C4_OUT2",
418 1.1 jmcneill "PLL_M", "PLL_E", "CLK_M", "PLL_C4_OUT0" };
419 1.1 jmcneill
420 1.1 jmcneill static const char *mux_sdmmc3_p[] =
421 1.1 jmcneill { "PLL_P", "PLL_A", "PLL_C", "PLL_C4_OUT2",
422 1.1 jmcneill "PLL_C4_OUT1", "PLL_E", "CLK_M", "PLL_C4_OUT0" };
423 1.1 jmcneill
424 1.1 jmcneill static const char *mux_i2c_p[] =
425 1.1 jmcneill { "PLL_P", "PLL_C2_OUT0", "PLL_C", "PLL_C4_OUT0",
426 1.1 jmcneill NULL, "PLL_C4_OUT1", "CLK_M", "PLL_C4_OUT2" };
427 1.1 jmcneill
428 1.2 jmcneill static const char *mux_xusb_host_p[] =
429 1.2 jmcneill { "CLK_M", "PLL_P", NULL, NULL,
430 1.2 jmcneill NULL, "PLL_REF", NULL, NULL };
431 1.2 jmcneill
432 1.2 jmcneill static const char *mux_xusb_fs_p[] =
433 1.2 jmcneill { "CLK_M", NULL, "PLL_U_48M", NULL,
434 1.2 jmcneill "PLL_P", NULL, "PLL_U_480M", NULL };
435 1.2 jmcneill
436 1.2 jmcneill static const char *mux_xusb_ss_p[] =
437 1.2 jmcneill { "CLK_M", "PLL_REF", "CLK_32K", "PLL_U_480M",
438 1.2 jmcneill NULL, NULL, NULL, NULL };
439 1.2 jmcneill
440 1.1 jmcneill static struct tegra_clk tegra210_car_clocks[] = {
441 1.1 jmcneill CLK_FIXED("CLK_M", TEGRA210_REF_FREQ),
442 1.1 jmcneill
443 1.1 jmcneill CLK_PLL("PLL_P", "CLK_M", CAR_PLLP_BASE_REG,
444 1.1 jmcneill CAR_PLLP_BASE_DIVM, CAR_PLLP_BASE_DIVN, CAR_PLLP_BASE_DIVP),
445 1.1 jmcneill CLK_PLL("PLL_C", "CLK_M", CAR_PLLC_BASE_REG,
446 1.1 jmcneill CAR_PLLC_BASE_DIVM, CAR_PLLC_BASE_DIVN, CAR_PLLC_BASE_DIVP),
447 1.1 jmcneill CLK_PLL("PLL_U", "CLK_M", CAR_PLLU_BASE_REG,
448 1.1 jmcneill CAR_PLLU_BASE_DIVM, CAR_PLLU_BASE_DIVN, CAR_PLLU_BASE_DIVP),
449 1.1 jmcneill CLK_PLL("PLL_X", "CLK_M", CAR_PLLX_BASE_REG,
450 1.1 jmcneill CAR_PLLX_BASE_DIVM, CAR_PLLX_BASE_DIVN, CAR_PLLX_BASE_DIVP),
451 1.1 jmcneill CLK_PLL("PLL_E", "CLK_M", CAR_PLLE_BASE_REG,
452 1.1 jmcneill CAR_PLLE_BASE_DIVM, CAR_PLLE_BASE_DIVN, CAR_PLLE_BASE_DIVP_CML),
453 1.1 jmcneill CLK_PLL("PLL_D", "CLK_M", CAR_PLLD_BASE_REG,
454 1.1 jmcneill CAR_PLLD_BASE_DIVM, CAR_PLLD_BASE_DIVN, CAR_PLLD_BASE_DIVP),
455 1.1 jmcneill CLK_PLL("PLL_D2", "CLK_M", CAR_PLLD2_BASE_REG,
456 1.1 jmcneill CAR_PLLD2_BASE_DIVM, CAR_PLLD2_BASE_DIVN, CAR_PLLD2_BASE_DIVP),
457 1.1 jmcneill CLK_PLL("PLL_REF", "CLK_M", CAR_PLLREFE_BASE_REG,
458 1.1 jmcneill CAR_PLLREFE_BASE_DIVM, CAR_PLLREFE_BASE_DIVN, CAR_PLLREFE_BASE_DIVP),
459 1.1 jmcneill
460 1.2 jmcneill CLK_FIXED_DIV("PLL_U_480M", "PLL_U", 1),
461 1.2 jmcneill CLK_FIXED_DIV("PLL_U_48M", "PLL_U", 10),
462 1.2 jmcneill
463 1.1 jmcneill CLK_MUX("MUX_UARTA", CAR_CLKSRC_UARTA_REG, CAR_CLKSRC_UART_SRC,
464 1.1 jmcneill mux_uart_p),
465 1.1 jmcneill CLK_MUX("MUX_UARTB", CAR_CLKSRC_UARTB_REG, CAR_CLKSRC_UART_SRC,
466 1.1 jmcneill mux_uart_p),
467 1.1 jmcneill CLK_MUX("MUX_UARTC", CAR_CLKSRC_UARTC_REG, CAR_CLKSRC_UART_SRC,
468 1.1 jmcneill mux_uart_p),
469 1.1 jmcneill CLK_MUX("MUX_UARTD", CAR_CLKSRC_UARTD_REG, CAR_CLKSRC_UART_SRC,
470 1.1 jmcneill mux_uart_p),
471 1.1 jmcneill
472 1.1 jmcneill CLK_MUX("MUX_SDMMC1", CAR_CLKSRC_SDMMC1_REG, CAR_CLKSRC_SDMMC_SRC,
473 1.1 jmcneill mux_sdmmc1_p),
474 1.1 jmcneill CLK_MUX("MUX_SDMMC2", CAR_CLKSRC_SDMMC2_REG, CAR_CLKSRC_SDMMC_SRC,
475 1.1 jmcneill mux_sdmmc2_4_p),
476 1.1 jmcneill CLK_MUX("MUX_SDMMC3", CAR_CLKSRC_SDMMC3_REG, CAR_CLKSRC_SDMMC_SRC,
477 1.1 jmcneill mux_sdmmc3_p),
478 1.1 jmcneill CLK_MUX("MUX_SDMMC4", CAR_CLKSRC_SDMMC4_REG, CAR_CLKSRC_SDMMC_SRC,
479 1.1 jmcneill mux_sdmmc2_4_p),
480 1.1 jmcneill
481 1.1 jmcneill CLK_MUX("MUX_I2C1", CAR_CLKSRC_I2C1_REG, CAR_CLKSRC_I2C_SRC, mux_i2c_p),
482 1.1 jmcneill CLK_MUX("MUX_I2C2", CAR_CLKSRC_I2C2_REG, CAR_CLKSRC_I2C_SRC, mux_i2c_p),
483 1.1 jmcneill CLK_MUX("MUX_I2C3", CAR_CLKSRC_I2C3_REG, CAR_CLKSRC_I2C_SRC, mux_i2c_p),
484 1.1 jmcneill CLK_MUX("MUX_I2C4", CAR_CLKSRC_I2C4_REG, CAR_CLKSRC_I2C_SRC, mux_i2c_p),
485 1.1 jmcneill CLK_MUX("MUX_I2C5", CAR_CLKSRC_I2C5_REG, CAR_CLKSRC_I2C_SRC, mux_i2c_p),
486 1.1 jmcneill CLK_MUX("MUX_I2C6", CAR_CLKSRC_I2C6_REG, CAR_CLKSRC_I2C_SRC, mux_i2c_p),
487 1.1 jmcneill
488 1.2 jmcneill CLK_MUX("MUX_XUSB_HOST",
489 1.2 jmcneill CAR_CLKSRC_XUSB_HOST_REG, CAR_CLKSRC_XUSB_HOST_SRC,
490 1.2 jmcneill mux_xusb_host_p),
491 1.2 jmcneill CLK_MUX("MUX_XUSB_FALCON",
492 1.2 jmcneill CAR_CLKSRC_XUSB_FALCON_REG, CAR_CLKSRC_XUSB_FALCON_SRC,
493 1.2 jmcneill mux_xusb_host_p),
494 1.2 jmcneill CLK_MUX("MUX_XUSB_SS",
495 1.2 jmcneill CAR_CLKSRC_XUSB_SS_REG, CAR_CLKSRC_XUSB_SS_SRC,
496 1.2 jmcneill mux_xusb_ss_p),
497 1.2 jmcneill CLK_MUX("MUX_XUSB_FS",
498 1.2 jmcneill CAR_CLKSRC_XUSB_FS_REG, CAR_CLKSRC_XUSB_FS_SRC,
499 1.2 jmcneill mux_xusb_fs_p),
500 1.2 jmcneill
501 1.1 jmcneill CLK_DIV("DIV_UARTA", "MUX_UARTA",
502 1.1 jmcneill CAR_CLKSRC_UARTA_REG, CAR_CLKSRC_UART_DIV),
503 1.1 jmcneill CLK_DIV("DIV_UARTB", "MUX_UARTB",
504 1.1 jmcneill CAR_CLKSRC_UARTB_REG, CAR_CLKSRC_UART_DIV),
505 1.1 jmcneill CLK_DIV("DIV_UARTC", "MUX_UARTC",
506 1.1 jmcneill CAR_CLKSRC_UARTC_REG, CAR_CLKSRC_UART_DIV),
507 1.1 jmcneill CLK_DIV("DIV_UARTD", "MUX_UARTD",
508 1.1 jmcneill CAR_CLKSRC_UARTD_REG, CAR_CLKSRC_UART_DIV),
509 1.1 jmcneill
510 1.1 jmcneill CLK_DIV("DIV_SDMMC1", "MUX_SDMMC1",
511 1.1 jmcneill CAR_CLKSRC_SDMMC1_REG, CAR_CLKSRC_SDMMC_DIV),
512 1.1 jmcneill CLK_DIV("DIV_SDMMC2", "MUX_SDMMC2",
513 1.1 jmcneill CAR_CLKSRC_SDMMC2_REG, CAR_CLKSRC_SDMMC_DIV),
514 1.1 jmcneill CLK_DIV("DIV_SDMMC3", "MUX_SDMMC3",
515 1.1 jmcneill CAR_CLKSRC_SDMMC3_REG, CAR_CLKSRC_SDMMC_DIV),
516 1.1 jmcneill CLK_DIV("DIV_SDMMC4", "MUX_SDMMC4",
517 1.1 jmcneill CAR_CLKSRC_SDMMC4_REG, CAR_CLKSRC_SDMMC_DIV),
518 1.1 jmcneill
519 1.1 jmcneill CLK_DIV("DIV_I2C1", "MUX_I2C1",
520 1.1 jmcneill CAR_CLKSRC_I2C1_REG, CAR_CLKSRC_I2C_DIV),
521 1.1 jmcneill CLK_DIV("DIV_I2C2", "MUX_I2C2",
522 1.1 jmcneill CAR_CLKSRC_I2C2_REG, CAR_CLKSRC_I2C_DIV),
523 1.1 jmcneill CLK_DIV("DIV_I2C3", "MUX_I2C3",
524 1.1 jmcneill CAR_CLKSRC_I2C3_REG, CAR_CLKSRC_I2C_DIV),
525 1.1 jmcneill CLK_DIV("DIV_I2C4", "MUX_I2C4",
526 1.1 jmcneill CAR_CLKSRC_I2C4_REG, CAR_CLKSRC_I2C_DIV),
527 1.1 jmcneill CLK_DIV("DIV_I2C5", "MUX_I2C5",
528 1.1 jmcneill CAR_CLKSRC_I2C5_REG, CAR_CLKSRC_I2C_DIV),
529 1.1 jmcneill CLK_DIV("DIV_I2C6", "MUX_I2C6",
530 1.1 jmcneill CAR_CLKSRC_I2C6_REG, CAR_CLKSRC_I2C_DIV),
531 1.1 jmcneill
532 1.2 jmcneill CLK_DIV("XUSB_HOST_SRC", "MUX_XUSB_HOST",
533 1.2 jmcneill CAR_CLKSRC_XUSB_HOST_REG, CAR_CLKSRC_XUSB_HOST_DIV),
534 1.2 jmcneill CLK_DIV("XUSB_SS_SRC", "MUX_XUSB_SS",
535 1.2 jmcneill CAR_CLKSRC_XUSB_SS_REG, CAR_CLKSRC_XUSB_SS_DIV),
536 1.2 jmcneill CLK_DIV("XUSB_FS_SRC", "MUX_XUSB_FS",
537 1.2 jmcneill CAR_CLKSRC_XUSB_FS_REG, CAR_CLKSRC_XUSB_FS_DIV),
538 1.2 jmcneill CLK_DIV("XUSB_FALCON_SRC", "MUX_XUSB_FALCON",
539 1.2 jmcneill CAR_CLKSRC_XUSB_FALCON_REG, CAR_CLKSRC_XUSB_FALCON_DIV),
540 1.6 jmcneill CLK_DIV("USB2_HSIC_TRK", "CLK_M",
541 1.6 jmcneill CAR_CLKSRC_USB2_HSIC_TRK_REG, CAR_CLKSRC_USB2_HSIC_TRK_DIV),
542 1.2 jmcneill
543 1.1 jmcneill CLK_GATE_L("UARTA", "DIV_UARTA", CAR_DEV_L_UARTA),
544 1.1 jmcneill CLK_GATE_L("UARTB", "DIV_UARTB", CAR_DEV_L_UARTB),
545 1.1 jmcneill CLK_GATE_H("UARTC", "DIV_UARTC", CAR_DEV_H_UARTC),
546 1.1 jmcneill CLK_GATE_U("UARTD", "DIV_UARTD", CAR_DEV_U_UARTD),
547 1.1 jmcneill CLK_GATE_L("SDMMC1", "DIV_SDMMC1", CAR_DEV_L_SDMMC1),
548 1.1 jmcneill CLK_GATE_L("SDMMC2", "DIV_SDMMC2", CAR_DEV_L_SDMMC2),
549 1.1 jmcneill CLK_GATE_U("SDMMC3", "DIV_SDMMC3", CAR_DEV_U_SDMMC3),
550 1.1 jmcneill CLK_GATE_L("SDMMC4", "DIV_SDMMC4", CAR_DEV_L_SDMMC4),
551 1.1 jmcneill CLK_GATE_L("I2C1", "DIV_I2C1", CAR_DEV_L_I2C1),
552 1.1 jmcneill CLK_GATE_H("I2C2", "DIV_I2C2", CAR_DEV_H_I2C2),
553 1.1 jmcneill CLK_GATE_U("I2C3", "DIV_I2C3", CAR_DEV_U_I2C3),
554 1.1 jmcneill CLK_GATE_V("I2C4", "DIV_I2C4", CAR_DEV_V_I2C4),
555 1.1 jmcneill CLK_GATE_H("I2C5", "DIV_I2C5", CAR_DEV_H_I2C5),
556 1.1 jmcneill CLK_GATE_X("I2C6", "DIV_I2C6", CAR_DEV_X_I2C6),
557 1.2 jmcneill CLK_GATE_U("XUSB_HOST", "XUSB_HOST_SRC", CAR_DEV_U_XUSB_HOST),
558 1.2 jmcneill CLK_GATE_W("XUSB_SS", "XUSB_SS_SRC", CAR_DEV_W_XUSB_SS),
559 1.2 jmcneill CLK_GATE_H("FUSE", "CLK_M", CAR_DEV_H_FUSE),
560 1.6 jmcneill CLK_GATE_Y("USB2_TRK", "UBS2_HSIC_TRK", CAR_DEV_Y_USB2_TRK),
561 1.6 jmcneill CLK_GATE_Y("HSIC_TRK", "USB2_HSIC_TRK", CAR_DEV_Y_HSIC_TRK),
562 1.1 jmcneill };
563 1.1 jmcneill
564 1.1 jmcneill struct tegra210_init_parent {
565 1.1 jmcneill const char *clock;
566 1.1 jmcneill const char *parent;
567 1.1 jmcneill } tegra210_init_parents[] = {
568 1.2 jmcneill { "SDMMC1", "PLL_P" },
569 1.2 jmcneill { "SDMMC2", "PLL_P" },
570 1.2 jmcneill { "SDMMC3", "PLL_P" },
571 1.2 jmcneill { "SDMMC4", "PLL_P" },
572 1.2 jmcneill { "XUSB_HOST_SRC", "PLL_P" },
573 1.2 jmcneill { "XUSB_FALCON_SRC", "PLL_P" },
574 1.2 jmcneill { "XUSB_SS_SRC", "PLL_U_480M" },
575 1.2 jmcneill { "XUSB_FS_SRC", "PLL_U_48M" },
576 1.1 jmcneill };
577 1.1 jmcneill
578 1.1 jmcneill struct tegra210_car_rst {
579 1.1 jmcneill u_int set_reg;
580 1.1 jmcneill u_int clr_reg;
581 1.1 jmcneill u_int mask;
582 1.1 jmcneill };
583 1.1 jmcneill
584 1.1 jmcneill static struct tegra210_car_reset_reg {
585 1.1 jmcneill u_int set_reg;
586 1.1 jmcneill u_int clr_reg;
587 1.1 jmcneill } tegra210_car_reset_regs[] = {
588 1.1 jmcneill { CAR_RST_DEV_L_SET_REG, CAR_RST_DEV_L_CLR_REG },
589 1.1 jmcneill { CAR_RST_DEV_H_SET_REG, CAR_RST_DEV_H_CLR_REG },
590 1.1 jmcneill { CAR_RST_DEV_U_SET_REG, CAR_RST_DEV_U_CLR_REG },
591 1.1 jmcneill { CAR_RST_DEV_V_SET_REG, CAR_RST_DEV_V_CLR_REG },
592 1.1 jmcneill { CAR_RST_DEV_W_SET_REG, CAR_RST_DEV_W_CLR_REG },
593 1.1 jmcneill { CAR_RST_DEV_X_SET_REG, CAR_RST_DEV_X_CLR_REG },
594 1.1 jmcneill { CAR_RST_DEV_Y_SET_REG, CAR_RST_DEV_Y_CLR_REG },
595 1.1 jmcneill };
596 1.1 jmcneill
597 1.1 jmcneill static void * tegra210_car_reset_acquire(device_t, const void *, size_t);
598 1.1 jmcneill static void tegra210_car_reset_release(device_t, void *);
599 1.1 jmcneill static int tegra210_car_reset_assert(device_t, void *);
600 1.1 jmcneill static int tegra210_car_reset_deassert(device_t, void *);
601 1.1 jmcneill
602 1.1 jmcneill static const struct fdtbus_reset_controller_func tegra210_car_fdtreset_funcs = {
603 1.1 jmcneill .acquire = tegra210_car_reset_acquire,
604 1.1 jmcneill .release = tegra210_car_reset_release,
605 1.1 jmcneill .reset_assert = tegra210_car_reset_assert,
606 1.1 jmcneill .reset_deassert = tegra210_car_reset_deassert,
607 1.1 jmcneill };
608 1.1 jmcneill
609 1.1 jmcneill struct tegra210_car_softc {
610 1.1 jmcneill device_t sc_dev;
611 1.1 jmcneill bus_space_tag_t sc_bst;
612 1.1 jmcneill bus_space_handle_t sc_bsh;
613 1.1 jmcneill
614 1.1 jmcneill struct clk_domain sc_clkdom;
615 1.1 jmcneill
616 1.1 jmcneill u_int sc_clock_cells;
617 1.1 jmcneill u_int sc_reset_cells;
618 1.1 jmcneill
619 1.1 jmcneill kmutex_t sc_rndlock;
620 1.1 jmcneill krndsource_t sc_rndsource;
621 1.1 jmcneill };
622 1.1 jmcneill
623 1.1 jmcneill static void tegra210_car_init(struct tegra210_car_softc *);
624 1.2 jmcneill static void tegra210_car_utmip_init(struct tegra210_car_softc *);
625 1.2 jmcneill static void tegra210_car_xusb_init(struct tegra210_car_softc *);
626 1.1 jmcneill static void tegra210_car_watchdog_init(struct tegra210_car_softc *);
627 1.1 jmcneill static void tegra210_car_parent_init(struct tegra210_car_softc *);
628 1.1 jmcneill
629 1.2 jmcneill
630 1.1 jmcneill CFATTACH_DECL_NEW(tegra210_car, sizeof(struct tegra210_car_softc),
631 1.1 jmcneill tegra210_car_match, tegra210_car_attach, NULL, NULL);
632 1.1 jmcneill
633 1.1 jmcneill static int
634 1.1 jmcneill tegra210_car_match(device_t parent, cfdata_t cf, void *aux)
635 1.1 jmcneill {
636 1.1 jmcneill const char * const compatible[] = { "nvidia,tegra210-car", NULL };
637 1.1 jmcneill struct fdt_attach_args * const faa = aux;
638 1.1 jmcneill
639 1.1 jmcneill #if 0
640 1.1 jmcneill return of_match_compatible(faa->faa_phandle, compatible);
641 1.1 jmcneill #else
642 1.1 jmcneill if (of_match_compatible(faa->faa_phandle, compatible) == 0)
643 1.1 jmcneill return 0;
644 1.1 jmcneill
645 1.1 jmcneill return 999;
646 1.1 jmcneill #endif
647 1.1 jmcneill }
648 1.1 jmcneill
649 1.1 jmcneill static void
650 1.1 jmcneill tegra210_car_attach(device_t parent, device_t self, void *aux)
651 1.1 jmcneill {
652 1.1 jmcneill struct tegra210_car_softc * const sc = device_private(self);
653 1.1 jmcneill struct fdt_attach_args * const faa = aux;
654 1.1 jmcneill const int phandle = faa->faa_phandle;
655 1.1 jmcneill bus_addr_t addr;
656 1.1 jmcneill bus_size_t size;
657 1.1 jmcneill int error, n;
658 1.1 jmcneill
659 1.1 jmcneill if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
660 1.1 jmcneill aprint_error(": couldn't get registers\n");
661 1.1 jmcneill return;
662 1.1 jmcneill }
663 1.1 jmcneill
664 1.1 jmcneill sc->sc_dev = self;
665 1.1 jmcneill sc->sc_bst = faa->faa_bst;
666 1.1 jmcneill error = bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh);
667 1.1 jmcneill if (error) {
668 1.1 jmcneill aprint_error(": couldn't map %#llx: %d", (uint64_t)addr, error);
669 1.1 jmcneill return;
670 1.1 jmcneill }
671 1.1 jmcneill if (of_getprop_uint32(phandle, "#clock-cells", &sc->sc_clock_cells))
672 1.1 jmcneill sc->sc_clock_cells = 1;
673 1.1 jmcneill if (of_getprop_uint32(phandle, "#reset-cells", &sc->sc_reset_cells))
674 1.1 jmcneill sc->sc_reset_cells = 1;
675 1.1 jmcneill
676 1.1 jmcneill aprint_naive("\n");
677 1.1 jmcneill aprint_normal(": CAR\n");
678 1.1 jmcneill
679 1.1 jmcneill sc->sc_clkdom.funcs = &tegra210_car_clock_funcs;
680 1.1 jmcneill sc->sc_clkdom.priv = sc;
681 1.1 jmcneill for (n = 0; n < __arraycount(tegra210_car_clocks); n++)
682 1.1 jmcneill tegra210_car_clocks[n].base.domain = &sc->sc_clkdom;
683 1.1 jmcneill
684 1.1 jmcneill fdtbus_register_clock_controller(self, phandle,
685 1.1 jmcneill &tegra210_car_fdtclock_funcs);
686 1.1 jmcneill fdtbus_register_reset_controller(self, phandle,
687 1.1 jmcneill &tegra210_car_fdtreset_funcs);
688 1.1 jmcneill
689 1.1 jmcneill tegra210_car_init(sc);
690 1.1 jmcneill
691 1.1 jmcneill #ifdef TEGRA210_CAR_DEBUG
692 1.1 jmcneill for (n = 0; n < __arraycount(tegra210_car_clocks); n++) {
693 1.1 jmcneill struct clk *clk = TEGRA_CLK_BASE(&tegra210_car_clocks[n]);
694 1.1 jmcneill struct clk *clk_parent = clk_get_parent(clk);
695 1.1 jmcneill device_printf(self, "clk %s (parent %s): ", clk->name,
696 1.1 jmcneill clk_parent ? clk_parent->name : "none");
697 1.1 jmcneill printf("%u Hz\n", clk_get_rate(clk));
698 1.1 jmcneill }
699 1.1 jmcneill #endif
700 1.1 jmcneill }
701 1.1 jmcneill
702 1.1 jmcneill static void
703 1.1 jmcneill tegra210_car_init(struct tegra210_car_softc *sc)
704 1.1 jmcneill {
705 1.1 jmcneill tegra210_car_parent_init(sc);
706 1.1 jmcneill tegra210_car_utmip_init(sc);
707 1.1 jmcneill tegra210_car_xusb_init(sc);
708 1.1 jmcneill tegra210_car_watchdog_init(sc);
709 1.1 jmcneill }
710 1.1 jmcneill
711 1.1 jmcneill static void
712 1.1 jmcneill tegra210_car_parent_init(struct tegra210_car_softc *sc)
713 1.1 jmcneill {
714 1.1 jmcneill struct clk *clk, *clk_parent;
715 1.1 jmcneill int error;
716 1.1 jmcneill u_int n;
717 1.1 jmcneill
718 1.1 jmcneill for (n = 0; n < __arraycount(tegra210_init_parents); n++) {
719 1.1 jmcneill clk = clk_get(&sc->sc_clkdom, tegra210_init_parents[n].clock);
720 1.1 jmcneill KASSERT(clk != NULL);
721 1.1 jmcneill clk_parent = clk_get(&sc->sc_clkdom,
722 1.1 jmcneill tegra210_init_parents[n].parent);
723 1.1 jmcneill KASSERT(clk_parent != NULL);
724 1.1 jmcneill
725 1.1 jmcneill error = clk_set_parent(clk, clk_parent);
726 1.1 jmcneill if (error) {
727 1.1 jmcneill aprint_error_dev(sc->sc_dev,
728 1.1 jmcneill "couldn't set '%s' parent to '%s': %d\n",
729 1.1 jmcneill clk->name, clk_parent->name, error);
730 1.1 jmcneill }
731 1.1 jmcneill clk_put(clk_parent);
732 1.1 jmcneill clk_put(clk);
733 1.1 jmcneill }
734 1.1 jmcneill }
735 1.1 jmcneill
736 1.1 jmcneill static void
737 1.1 jmcneill tegra210_car_utmip_init(struct tegra210_car_softc *sc)
738 1.1 jmcneill {
739 1.1 jmcneill bus_space_tag_t bst = sc->sc_bst;
740 1.1 jmcneill bus_space_handle_t bsh = sc->sc_bsh;
741 1.1 jmcneill
742 1.7 jmcneill /*
743 1.7 jmcneill * Set up the UTMI PLL.
744 1.7 jmcneill */
745 1.7 jmcneill tegra_reg_set_clear(bst, bsh, CAR_UTMIP_PLL_CFG3_REG,
746 1.7 jmcneill 0, CAR_UTMIP_PLL_CFG3_REF_SRC_SEL);
747 1.7 jmcneill tegra_reg_set_clear(bst, bsh, CAR_UTMIP_PLL_CFG3_REG,
748 1.7 jmcneill 0, CAR_UTMIP_PLL_CFG3_REF_DIS);
749 1.7 jmcneill tegra_reg_set_clear(bst, bsh, CAR_UTMIPLL_HW_PWRDN_CFG0_REG,
750 1.7 jmcneill 0, CAR_UTMIPLL_HW_PWRDN_CFG0_IDDQ_OVERRIDE);
751 1.7 jmcneill delay(10);
752 1.7 jmcneill /* TODO UTMIP_PLL_CFG0 */
753 1.7 jmcneill tegra_reg_set_clear(bst, bsh, CAR_UTMIP_PLL_CFG2_REG,
754 1.7 jmcneill CAR_UTMIP_PLL_CFG2_PHY_XTAL_CLOCKEN, 0);
755 1.7 jmcneill tegra_reg_set_clear(bst, bsh, CAR_UTMIP_PLL_CFG2_REG,
756 1.7 jmcneill 0, CAR_UTMIP_PLL_CFG2_ACTIVE_DLY_COUNT); /* Don't care */
757 1.7 jmcneill tegra_reg_set_clear(bst, bsh, CAR_UTMIP_PLL_CFG2_REG,
758 1.7 jmcneill 0, CAR_UTMIP_PLL_CFG2_STABLE_COUNT);
759 1.7 jmcneill tegra_reg_set_clear(bst, bsh, CAR_UTMIP_PLL_CFG1_REG,
760 1.7 jmcneill 0, CAR_UTMIP_PLL_CFG1_ENABLE_DLY_COUNT);
761 1.7 jmcneill tegra_reg_set_clear(bst, bsh, CAR_UTMIP_PLL_CFG1_REG,
762 1.7 jmcneill 0x3, CAR_UTMIP_PLL_CFG1_XTAL_FREQ_COUNT);
763 1.7 jmcneill
764 1.7 jmcneill bus_space_write_4(bst, bsh, CAR_RST_DEV_W_CLR_REG, CAR_DEV_W_XUSB);
765 1.7 jmcneill bus_space_write_4(bst, bsh, CAR_RST_DEV_Y_CLR_REG, CAR_DEV_Y_PEX_USB_UPHY);
766 1.7 jmcneill bus_space_write_4(bst, bsh, CAR_RST_DEV_Y_CLR_REG, CAR_DEV_Y_SATA_USB_UPHY);
767 1.1 jmcneill
768 1.1 jmcneill tegra_reg_set_clear(bst, bsh, CAR_UTMIP_PLL_CFG2_REG,
769 1.7 jmcneill CAR_UTMIP_PLL_CFG2_PD_SAMP_A_POWERUP |
770 1.7 jmcneill CAR_UTMIP_PLL_CFG2_PD_SAMP_B_POWERUP |
771 1.7 jmcneill CAR_UTMIP_PLL_CFG2_PD_SAMP_C_POWERUP,
772 1.1 jmcneill CAR_UTMIP_PLL_CFG2_PD_SAMP_A_POWERDOWN |
773 1.1 jmcneill CAR_UTMIP_PLL_CFG2_PD_SAMP_B_POWERDOWN |
774 1.7 jmcneill CAR_UTMIP_PLL_CFG2_PD_SAMP_C_POWERDOWN);
775 1.1 jmcneill
776 1.7 jmcneill /*
777 1.7 jmcneill * Set up UTMI PLL under hardware control
778 1.7 jmcneill */
779 1.7 jmcneill tegra_reg_set_clear(bst, bsh, CAR_UTMIP_PLL_CFG1_REG, 0,
780 1.7 jmcneill CAR_UTMIP_PLL_CFG1_PLL_ENABLE_POWERUP | CAR_UTMIP_PLL_CFG1_PLL_ENABLE_POWERDOWN);
781 1.7 jmcneill tegra_reg_set_clear(bst, bsh, CAR_UTMIPLL_HW_PWRDN_CFG0_REG,
782 1.7 jmcneill 0, CAR_UTMIPLL_HW_PWRDN_CFG0_IDDQ_SWCTL);
783 1.7 jmcneill tegra_reg_set_clear(bst, bsh, CAR_UTMIPLL_HW_PWRDN_CFG0_REG,
784 1.7 jmcneill CAR_UTMIPLL_HW_PWRDN_CFG0_IDDQ_PD_INCLUDE, 0);
785 1.7 jmcneill tegra_reg_set_clear(bst, bsh, CAR_UTMIPLL_HW_PWRDN_CFG0_REG,
786 1.7 jmcneill 0, CAR_UTMIPLL_HW_PWRDN_CFG0_CLK_ENABLE_SWCTL);
787 1.7 jmcneill tegra_reg_set_clear(bst, bsh, CAR_UTMIPLL_HW_PWRDN_CFG0_REG,
788 1.7 jmcneill CAR_UTMIPLL_HW_PWRDN_CFG0_USE_LOCKDET, 0);
789 1.7 jmcneill tegra_reg_set_clear(bst, bsh, CLK_RST_CONTROLLER_XUSB_PLL_CFG0_REG,
790 1.7 jmcneill 0, CLK_RST_CONTROLLER_XUSB_PLL_CFG0_UTMIPLL_LOCK_DLY);
791 1.7 jmcneill delay(1);
792 1.7 jmcneill tegra_reg_set_clear(bst, bsh, CAR_UTMIPLL_HW_PWRDN_CFG0_REG,
793 1.7 jmcneill CAR_UTMIPLL_HW_PWRDN_CFG0_SEQ_ENABLE, 0);
794 1.1 jmcneill }
795 1.1 jmcneill
796 1.1 jmcneill static void
797 1.1 jmcneill tegra210_car_xusb_init(struct tegra210_car_softc *sc)
798 1.1 jmcneill {
799 1.1 jmcneill const bus_space_tag_t bst = sc->sc_bst;
800 1.1 jmcneill const bus_space_handle_t bsh = sc->sc_bsh;
801 1.1 jmcneill uint32_t val;
802 1.1 jmcneill
803 1.4 jmcneill /*
804 1.5 jmcneill * Set up the PLLU.
805 1.4 jmcneill */
806 1.4 jmcneill tegra_reg_set_clear(bst, bsh, CAR_PLLU_BASE_REG, CAR_PLLU_BASE_OVERRIDE, 0);
807 1.4 jmcneill tegra_reg_set_clear(bst, bsh, CAR_PLLU_MISC_REG, CAR_PLLU_MISC_IDDQ, 0);
808 1.4 jmcneill tegra_reg_set_clear(bst, bsh, CAR_PLLU_MISC_REG, 0, CAR_PLLU_MISC_IDDQ);
809 1.4 jmcneill tegra_reg_set_clear(bst, bsh, CAR_PLLU_OUTA_REG, 0, CAR_PLLU_OUTA_OUT1_RSTN);
810 1.4 jmcneill tegra_reg_set_clear(bst, bsh, CAR_PLLU_OUTA_REG, 0, CAR_PLLU_OUTA_OUT2_RSTN);
811 1.4 jmcneill delay(5);
812 1.7 jmcneill tegra_reg_set_clear(bst, bsh, CAR_PLLU_BASE_REG,
813 1.7 jmcneill __SHIFTIN(0x19, CAR_PLLU_BASE_DIVN) |
814 1.7 jmcneill __SHIFTIN(0x2, CAR_PLLU_BASE_DIVM) |
815 1.7 jmcneill __SHIFTIN(0x1, CAR_PLLU_BASE_DIVP),
816 1.7 jmcneill CAR_PLLU_BASE_DIVN | CAR_PLLU_BASE_DIVM | CAR_PLLU_BASE_DIVP);
817 1.4 jmcneill tegra_reg_set_clear(bst, bsh, CAR_PLLU_BASE_REG, CAR_PLLU_BASE_ENABLE, 0);
818 1.4 jmcneill do {
819 1.4 jmcneill delay(2);
820 1.4 jmcneill val = bus_space_read_4(bst, bsh, CAR_PLLU_BASE_REG);
821 1.4 jmcneill } while ((val & CAR_PLLU_BASE_LOCK) == 0);
822 1.4 jmcneill tegra_reg_set_clear(bst, bsh, CAR_PLLU_BASE_REG, CAR_PLLU_BASE_CLKENABLE_ICUSB, 0);
823 1.4 jmcneill tegra_reg_set_clear(bst, bsh, CAR_PLLU_BASE_REG, CAR_PLLU_BASE_CLKENABLE_HSIC, 0);
824 1.4 jmcneill tegra_reg_set_clear(bst, bsh, CAR_PLLU_BASE_REG, CAR_PLLU_BASE_CLKENABLE_USB, 0);
825 1.4 jmcneill tegra_reg_set_clear(bst, bsh, CAR_PLLU_OUTA_REG, CAR_PLLU_OUTA_OUT1_RSTN, 0);
826 1.4 jmcneill tegra_reg_set_clear(bst, bsh, CAR_PLLU_OUTA_REG, CAR_PLLU_OUTA_OUT2_RSTN, 0);
827 1.4 jmcneill delay(2);
828 1.1 jmcneill
829 1.5 jmcneill /*
830 1.7 jmcneill * Set up PLLREFE
831 1.7 jmcneill */
832 1.7 jmcneill tegra_reg_set_clear(bst, bsh, CAR_PLLREFE_MISC_REG,
833 1.7 jmcneill 0, CAR_PLLREFE_MISC_IDDQ);
834 1.7 jmcneill delay(5);
835 1.7 jmcneill tegra_reg_set_clear(bst, bsh, CAR_PLLREFE_BASE_REG,
836 1.7 jmcneill __SHIFTIN(0x4, CAR_PLLREFE_BASE_DIVM) |
837 1.7 jmcneill __SHIFTIN(0x41, CAR_PLLREFE_BASE_DIVN) |
838 1.7 jmcneill __SHIFTIN(0x0, CAR_PLLREFE_BASE_DIVP) |
839 1.7 jmcneill __SHIFTIN(0x0, CAR_PLLREFE_BASE_KCP),
840 1.7 jmcneill CAR_PLLREFE_BASE_DIVM |
841 1.7 jmcneill CAR_PLLREFE_BASE_DIVN |
842 1.7 jmcneill CAR_PLLREFE_BASE_DIVP |
843 1.7 jmcneill CAR_PLLREFE_BASE_KCP);
844 1.7 jmcneill tegra_reg_set_clear(bst, bsh, CAR_PLLREFE_BASE_REG,
845 1.7 jmcneill CAR_PLLREFE_BASE_ENABLE, 0);
846 1.7 jmcneill do {
847 1.7 jmcneill delay(2);
848 1.7 jmcneill val = bus_space_read_4(bst, bsh, CAR_PLLREFE_MISC_REG);
849 1.7 jmcneill } while ((val & CAR_PLLREFE_MISC_LOCK) == 0);
850 1.7 jmcneill
851 1.7 jmcneill /*
852 1.5 jmcneill * Set up the PLLE.
853 1.5 jmcneill */
854 1.5 jmcneill tegra_reg_set_clear(bst, bsh, CAR_PLLE_AUX_REG, 0, CAR_PLLE_AUX_REF_SEL_PLLREFE);
855 1.5 jmcneill tegra_reg_set_clear(bst, bsh, CAR_PLLE_AUX_REG, 0, CAR_PLLE_AUX_REF_SRC);
856 1.5 jmcneill tegra_reg_set_clear(bst, bsh, CAR_PLLE_MISC_REG, 0, CAR_PLLE_MISC_IDDQ_OVERRIDE);
857 1.5 jmcneill delay(5);
858 1.7 jmcneill tegra_reg_set_clear(bst, bsh, CAR_PLLE_BASE_REG,
859 1.7 jmcneill __SHIFTIN(0xe, CAR_PLLE_BASE_DIVP_CML) |
860 1.7 jmcneill __SHIFTIN(0x7d, CAR_PLLE_BASE_DIVN) |
861 1.7 jmcneill __SHIFTIN(0x2, CAR_PLLE_BASE_DIVM),
862 1.7 jmcneill CAR_PLLE_BASE_DIVP_CML |
863 1.7 jmcneill CAR_PLLE_BASE_DIVN |
864 1.7 jmcneill CAR_PLLE_BASE_DIVM);
865 1.7 jmcneill tegra_reg_set_clear(bst, bsh, CAR_PLLE_MISC_REG,
866 1.7 jmcneill CAR_PLLE_MISC_PTS,
867 1.7 jmcneill CAR_PLLE_MISC_KCP | CAR_PLLE_MISC_VREG_CTRL | CAR_PLLE_MISC_KVCO);
868 1.5 jmcneill tegra_reg_set_clear(bst, bsh, CAR_PLLE_BASE_REG, CAR_PLLE_BASE_ENABLE, 0);
869 1.5 jmcneill do {
870 1.5 jmcneill delay(2);
871 1.5 jmcneill val = bus_space_read_4(bst, bsh, CAR_PLLE_MISC_REG);
872 1.5 jmcneill } while ((val & CAR_PLLE_MISC_LOCK) == 0);
873 1.7 jmcneill tegra_reg_set_clear(bst, bsh, CAR_PLLE_SS_CNTL_REG,
874 1.7 jmcneill __SHIFTIN(1, CAR_PLLE_SS_CNTL_SSCINC) |
875 1.7 jmcneill __SHIFTIN(0x23, CAR_PLLE_SS_CNTL_SSCINCINTRV) |
876 1.7 jmcneill __SHIFTIN(0x21, CAR_PLLE_SS_CNTL_SSCMAX),
877 1.7 jmcneill CAR_PLLE_SS_CNTL_SSCINC |
878 1.7 jmcneill CAR_PLLE_SS_CNTL_SSCINCINTRV |
879 1.7 jmcneill CAR_PLLE_SS_CNTL_SSCMAX |
880 1.7 jmcneill CAR_PLLE_SS_CNTL_SSCINVERT |
881 1.7 jmcneill CAR_PLLE_SS_CNTL_SSCCENTER |
882 1.7 jmcneill CAR_PLLE_SS_CNTL_BYPASS_SS |
883 1.7 jmcneill CAR_PLLE_SS_CNTL_SSCBYP);
884 1.5 jmcneill delay(1);
885 1.5 jmcneill tegra_reg_set_clear(bst, bsh, CAR_PLLE_SS_CNTL_REG, 0, CAR_PLLE_SS_CNTL_INTERP_RESET);
886 1.5 jmcneill tegra_reg_set_clear(bst, bsh, CAR_PLLE_MISC_REG, 0, CAR_PLLE_MISC_IDDQ_SWCTL);
887 1.5 jmcneill tegra_reg_set_clear(bst, bsh, CAR_PLLE_AUX_REG, 0, CAR_PLLE_AUX_SS_SWCTL);
888 1.5 jmcneill tegra_reg_set_clear(bst, bsh, CAR_PLLE_AUX_REG, 0, CAR_PLLE_AUX_ENABLE_SWCTL);
889 1.5 jmcneill tegra_reg_set_clear(bst, bsh, CAR_PLLE_AUX_REG, CAR_PLLE_AUX_SS_SEQ_INCLUDE, 0);
890 1.5 jmcneill tegra_reg_set_clear(bst, bsh, CAR_PLLE_AUX_REG, CAR_PLLE_AUX_USE_LOCKDET, 0);
891 1.5 jmcneill delay(1);
892 1.5 jmcneill tegra_reg_set_clear(bst, bsh, CAR_PLLE_AUX_REG, CAR_PLLE_AUX_SEQ_ENABLE, 0);
893 1.5 jmcneill
894 1.1 jmcneill bus_space_write_4(bst, bsh, CAR_CLK_ENB_W_SET_REG, CAR_DEV_W_XUSB);
895 1.7 jmcneill bus_space_write_4(bst, bsh, CAR_CLK_ENB_W_SET_REG, CAR_DEV_W_XUSB_PADCTL);
896 1.1 jmcneill }
897 1.1 jmcneill
898 1.1 jmcneill static void
899 1.1 jmcneill tegra210_car_watchdog_init(struct tegra210_car_softc *sc)
900 1.1 jmcneill {
901 1.1 jmcneill const bus_space_tag_t bst = sc->sc_bst;
902 1.1 jmcneill const bus_space_handle_t bsh = sc->sc_bsh;
903 1.1 jmcneill
904 1.1 jmcneill /* Enable watchdog timer reset for system */
905 1.1 jmcneill tegra_reg_set_clear(bst, bsh, CAR_RST_SOURCE_REG,
906 1.1 jmcneill CAR_RST_SOURCE_WDT_EN|CAR_RST_SOURCE_WDT_SYS_RST_EN, 0);
907 1.1 jmcneill }
908 1.1 jmcneill
909 1.1 jmcneill static struct tegra_clk *
910 1.1 jmcneill tegra210_car_clock_find(const char *name)
911 1.1 jmcneill {
912 1.1 jmcneill u_int n;
913 1.1 jmcneill
914 1.1 jmcneill for (n = 0; n < __arraycount(tegra210_car_clocks); n++) {
915 1.1 jmcneill if (strcmp(tegra210_car_clocks[n].base.name, name) == 0) {
916 1.1 jmcneill return &tegra210_car_clocks[n];
917 1.1 jmcneill }
918 1.1 jmcneill }
919 1.1 jmcneill
920 1.1 jmcneill return NULL;
921 1.1 jmcneill }
922 1.1 jmcneill
923 1.1 jmcneill static struct tegra_clk *
924 1.1 jmcneill tegra210_car_clock_find_by_id(u_int clock_id)
925 1.1 jmcneill {
926 1.1 jmcneill u_int n;
927 1.1 jmcneill
928 1.1 jmcneill for (n = 0; n < __arraycount(tegra210_car_clock_ids); n++) {
929 1.1 jmcneill if (tegra210_car_clock_ids[n].id == clock_id) {
930 1.1 jmcneill const char *name = tegra210_car_clock_ids[n].name;
931 1.1 jmcneill return tegra210_car_clock_find(name);
932 1.1 jmcneill }
933 1.1 jmcneill }
934 1.1 jmcneill
935 1.1 jmcneill return NULL;
936 1.1 jmcneill }
937 1.1 jmcneill
938 1.1 jmcneill static struct clk *
939 1.1 jmcneill tegra210_car_clock_decode(device_t dev, const void *data, size_t len)
940 1.1 jmcneill {
941 1.1 jmcneill struct tegra210_car_softc * const sc = device_private(dev);
942 1.1 jmcneill struct tegra_clk *tclk;
943 1.1 jmcneill
944 1.1 jmcneill if (len != sc->sc_clock_cells * 4) {
945 1.1 jmcneill return NULL;
946 1.1 jmcneill }
947 1.1 jmcneill
948 1.1 jmcneill const u_int clock_id = be32dec(data);
949 1.1 jmcneill
950 1.1 jmcneill tclk = tegra210_car_clock_find_by_id(clock_id);
951 1.1 jmcneill if (tclk)
952 1.1 jmcneill return TEGRA_CLK_BASE(tclk);
953 1.1 jmcneill
954 1.1 jmcneill return NULL;
955 1.1 jmcneill }
956 1.1 jmcneill
957 1.1 jmcneill static struct clk *
958 1.1 jmcneill tegra210_car_clock_get(void *priv, const char *name)
959 1.1 jmcneill {
960 1.1 jmcneill struct tegra_clk *tclk;
961 1.1 jmcneill
962 1.1 jmcneill tclk = tegra210_car_clock_find(name);
963 1.1 jmcneill if (tclk == NULL)
964 1.1 jmcneill return NULL;
965 1.1 jmcneill
966 1.1 jmcneill atomic_inc_uint(&tclk->refcnt);
967 1.1 jmcneill
968 1.1 jmcneill return TEGRA_CLK_BASE(tclk);
969 1.1 jmcneill }
970 1.1 jmcneill
971 1.1 jmcneill static void
972 1.1 jmcneill tegra210_car_clock_put(void *priv, struct clk *clk)
973 1.1 jmcneill {
974 1.1 jmcneill struct tegra_clk *tclk = TEGRA_CLK_PRIV(clk);
975 1.1 jmcneill
976 1.1 jmcneill KASSERT(tclk->refcnt > 0);
977 1.1 jmcneill
978 1.1 jmcneill atomic_dec_uint(&tclk->refcnt);
979 1.1 jmcneill }
980 1.1 jmcneill
981 1.1 jmcneill static u_int
982 1.1 jmcneill tegra210_car_clock_get_rate_pll(struct tegra210_car_softc *sc,
983 1.1 jmcneill struct tegra_clk *tclk)
984 1.1 jmcneill {
985 1.1 jmcneill struct tegra_pll_clk *tpll = &tclk->u.pll;
986 1.1 jmcneill struct tegra_clk *tclk_parent;
987 1.1 jmcneill bus_space_tag_t bst = sc->sc_bst;
988 1.1 jmcneill bus_space_handle_t bsh = sc->sc_bsh;
989 1.1 jmcneill u_int divm, divn, divp;
990 1.1 jmcneill uint64_t rate;
991 1.1 jmcneill
992 1.1 jmcneill KASSERT(tclk->type == TEGRA_CLK_PLL);
993 1.1 jmcneill
994 1.1 jmcneill tclk_parent = tegra210_car_clock_find(tclk->parent);
995 1.1 jmcneill KASSERT(tclk_parent != NULL);
996 1.1 jmcneill
997 1.1 jmcneill const u_int rate_parent = tegra210_car_clock_get_rate(sc,
998 1.1 jmcneill TEGRA_CLK_BASE(tclk_parent));
999 1.1 jmcneill
1000 1.1 jmcneill const uint32_t base = bus_space_read_4(bst, bsh, tpll->base_reg);
1001 1.1 jmcneill divm = __SHIFTOUT(base, tpll->divm_mask);
1002 1.1 jmcneill divn = __SHIFTOUT(base, tpll->divn_mask);
1003 1.1 jmcneill if (tpll->base_reg == CAR_PLLU_BASE_REG) {
1004 1.1 jmcneill divp = __SHIFTOUT(base, tpll->divp_mask) ? 0 : 1;
1005 1.1 jmcneill } else if (tpll->base_reg == CAR_PLLP_BASE_REG) {
1006 1.1 jmcneill /* XXX divp is not applied to PLLP's primary output */
1007 1.1 jmcneill divp = 0;
1008 1.7 jmcneill } else if (tpll->base_reg == CAR_PLLE_BASE_REG) {
1009 1.7 jmcneill divp = 0;
1010 1.7 jmcneill divm *= __SHIFTOUT(base, tpll->divp_mask);
1011 1.1 jmcneill } else {
1012 1.1 jmcneill divp = __SHIFTOUT(base, tpll->divp_mask);
1013 1.1 jmcneill }
1014 1.1 jmcneill
1015 1.1 jmcneill rate = (uint64_t)rate_parent * divn;
1016 1.1 jmcneill return rate / (divm << divp);
1017 1.1 jmcneill }
1018 1.1 jmcneill
1019 1.1 jmcneill static int
1020 1.1 jmcneill tegra210_car_clock_set_rate_pll(struct tegra210_car_softc *sc,
1021 1.1 jmcneill struct tegra_clk *tclk, u_int rate)
1022 1.1 jmcneill {
1023 1.1 jmcneill struct tegra_pll_clk *tpll = &tclk->u.pll;
1024 1.1 jmcneill bus_space_tag_t bst = sc->sc_bst;
1025 1.1 jmcneill bus_space_handle_t bsh = sc->sc_bsh;
1026 1.1 jmcneill struct clk *clk_parent;
1027 1.1 jmcneill uint32_t bp, base;
1028 1.1 jmcneill
1029 1.1 jmcneill clk_parent = tegra210_car_clock_get_parent(sc, TEGRA_CLK_BASE(tclk));
1030 1.1 jmcneill if (clk_parent == NULL)
1031 1.1 jmcneill return EIO;
1032 1.1 jmcneill const u_int rate_parent = tegra210_car_clock_get_rate(sc, clk_parent);
1033 1.1 jmcneill if (rate_parent == 0)
1034 1.1 jmcneill return EIO;
1035 1.1 jmcneill
1036 1.1 jmcneill if (tpll->base_reg == CAR_PLLX_BASE_REG) {
1037 1.1 jmcneill const u_int divm = 1;
1038 1.1 jmcneill const u_int divn = rate / rate_parent;
1039 1.1 jmcneill const u_int divp = 0;
1040 1.1 jmcneill
1041 1.1 jmcneill bp = bus_space_read_4(bst, bsh, CAR_CCLKG_BURST_POLICY_REG);
1042 1.1 jmcneill bp &= ~CAR_CCLKG_BURST_POLICY_CPU_STATE;
1043 1.1 jmcneill bp |= __SHIFTIN(CAR_CCLKG_BURST_POLICY_CPU_STATE_IDLE,
1044 1.1 jmcneill CAR_CCLKG_BURST_POLICY_CPU_STATE);
1045 1.1 jmcneill bp &= ~CAR_CCLKG_BURST_POLICY_CWAKEUP_IDLE_SOURCE;
1046 1.1 jmcneill bp |= __SHIFTIN(CAR_CCLKG_BURST_POLICY_CWAKEUP_SOURCE_CLKM,
1047 1.1 jmcneill CAR_CCLKG_BURST_POLICY_CWAKEUP_IDLE_SOURCE);
1048 1.1 jmcneill bus_space_write_4(bst, bsh, CAR_CCLKG_BURST_POLICY_REG, bp);
1049 1.1 jmcneill
1050 1.1 jmcneill base = bus_space_read_4(bst, bsh, CAR_PLLX_BASE_REG);
1051 1.1 jmcneill base &= ~CAR_PLLX_BASE_DIVM;
1052 1.1 jmcneill base &= ~CAR_PLLX_BASE_DIVN;
1053 1.1 jmcneill base &= ~CAR_PLLX_BASE_DIVP;
1054 1.1 jmcneill base |= __SHIFTIN(divm, CAR_PLLX_BASE_DIVM);
1055 1.1 jmcneill base |= __SHIFTIN(divn, CAR_PLLX_BASE_DIVN);
1056 1.1 jmcneill base |= __SHIFTIN(divp, CAR_PLLX_BASE_DIVP);
1057 1.1 jmcneill bus_space_write_4(bst, bsh, CAR_PLLX_BASE_REG, base);
1058 1.1 jmcneill
1059 1.1 jmcneill tegra_reg_set_clear(bst, bsh, CAR_PLLX_MISC_REG,
1060 1.1 jmcneill CAR_PLLX_MISC_LOCK_ENABLE, 0);
1061 1.1 jmcneill do {
1062 1.1 jmcneill delay(2);
1063 1.1 jmcneill base = bus_space_read_4(bst, bsh, tpll->base_reg);
1064 1.1 jmcneill } while ((base & CAR_PLLX_BASE_LOCK) == 0);
1065 1.1 jmcneill delay(100);
1066 1.1 jmcneill
1067 1.1 jmcneill bp &= ~CAR_CCLKG_BURST_POLICY_CPU_STATE;
1068 1.1 jmcneill bp |= __SHIFTIN(CAR_CCLKG_BURST_POLICY_CPU_STATE_RUN,
1069 1.1 jmcneill CAR_CCLKG_BURST_POLICY_CPU_STATE);
1070 1.1 jmcneill bp &= ~CAR_CCLKG_BURST_POLICY_CWAKEUP_IDLE_SOURCE;
1071 1.1 jmcneill bp |= __SHIFTIN(CAR_CCLKG_BURST_POLICY_CWAKEUP_SOURCE_PLLX_OUT0_LJ,
1072 1.1 jmcneill CAR_CCLKG_BURST_POLICY_CWAKEUP_IDLE_SOURCE);
1073 1.1 jmcneill bus_space_write_4(bst, bsh, CAR_CCLKG_BURST_POLICY_REG, bp);
1074 1.1 jmcneill
1075 1.1 jmcneill return 0;
1076 1.1 jmcneill } else if (tpll->base_reg == CAR_PLLD2_BASE_REG) {
1077 1.1 jmcneill const u_int divm = 1;
1078 1.1 jmcneill const u_int pldiv = 1;
1079 1.1 jmcneill const u_int divn = (rate << pldiv) / rate_parent;
1080 1.1 jmcneill
1081 1.1 jmcneill /* Set frequency */
1082 1.1 jmcneill tegra_reg_set_clear(bst, bsh, tpll->base_reg,
1083 1.1 jmcneill __SHIFTIN(divm, CAR_PLLD2_BASE_DIVM) |
1084 1.1 jmcneill __SHIFTIN(divn, CAR_PLLD2_BASE_DIVN) |
1085 1.1 jmcneill __SHIFTIN(pldiv, CAR_PLLD2_BASE_DIVP),
1086 1.1 jmcneill CAR_PLLD2_BASE_REF_SRC_SEL |
1087 1.1 jmcneill CAR_PLLD2_BASE_DIVM |
1088 1.1 jmcneill CAR_PLLD2_BASE_DIVN |
1089 1.1 jmcneill CAR_PLLD2_BASE_DIVP);
1090 1.1 jmcneill
1091 1.1 jmcneill return 0;
1092 1.1 jmcneill } else {
1093 1.3 jmcneill aprint_error_dev(sc->sc_dev, "failed to set %s rate to %u\n",
1094 1.3 jmcneill tclk->base.name, rate);
1095 1.1 jmcneill /* TODO */
1096 1.1 jmcneill return EOPNOTSUPP;
1097 1.1 jmcneill }
1098 1.1 jmcneill }
1099 1.1 jmcneill
1100 1.1 jmcneill static int
1101 1.1 jmcneill tegra210_car_clock_set_parent_mux(struct tegra210_car_softc *sc,
1102 1.1 jmcneill struct tegra_clk *tclk, struct tegra_clk *tclk_parent)
1103 1.1 jmcneill {
1104 1.1 jmcneill struct tegra_mux_clk *tmux = &tclk->u.mux;
1105 1.1 jmcneill bus_space_tag_t bst = sc->sc_bst;
1106 1.1 jmcneill bus_space_handle_t bsh = sc->sc_bsh;
1107 1.1 jmcneill uint32_t v;
1108 1.1 jmcneill u_int src;
1109 1.1 jmcneill
1110 1.1 jmcneill KASSERT(tclk->type == TEGRA_CLK_MUX);
1111 1.1 jmcneill
1112 1.1 jmcneill for (src = 0; src < tmux->nparents; src++) {
1113 1.1 jmcneill if (tmux->parents[src] == NULL) {
1114 1.1 jmcneill continue;
1115 1.1 jmcneill }
1116 1.1 jmcneill if (strcmp(tmux->parents[src], tclk_parent->base.name) == 0) {
1117 1.1 jmcneill break;
1118 1.1 jmcneill }
1119 1.1 jmcneill }
1120 1.1 jmcneill if (src == tmux->nparents) {
1121 1.1 jmcneill return EINVAL;
1122 1.1 jmcneill }
1123 1.1 jmcneill
1124 1.1 jmcneill v = bus_space_read_4(bst, bsh, tmux->reg);
1125 1.1 jmcneill v &= ~tmux->bits;
1126 1.1 jmcneill v |= __SHIFTIN(src, tmux->bits);
1127 1.1 jmcneill bus_space_write_4(bst, bsh, tmux->reg, v);
1128 1.1 jmcneill
1129 1.1 jmcneill return 0;
1130 1.1 jmcneill }
1131 1.1 jmcneill
1132 1.1 jmcneill static struct tegra_clk *
1133 1.1 jmcneill tegra210_car_clock_get_parent_mux(struct tegra210_car_softc *sc,
1134 1.1 jmcneill struct tegra_clk *tclk)
1135 1.1 jmcneill {
1136 1.1 jmcneill struct tegra_mux_clk *tmux = &tclk->u.mux;
1137 1.1 jmcneill bus_space_tag_t bst = sc->sc_bst;
1138 1.1 jmcneill bus_space_handle_t bsh = sc->sc_bsh;
1139 1.1 jmcneill
1140 1.1 jmcneill KASSERT(tclk->type == TEGRA_CLK_MUX);
1141 1.1 jmcneill
1142 1.1 jmcneill const uint32_t v = bus_space_read_4(bst, bsh, tmux->reg);
1143 1.1 jmcneill const u_int src = __SHIFTOUT(v, tmux->bits);
1144 1.1 jmcneill
1145 1.1 jmcneill KASSERT(src < tmux->nparents);
1146 1.1 jmcneill
1147 1.1 jmcneill if (tmux->parents[src] == NULL) {
1148 1.1 jmcneill return NULL;
1149 1.1 jmcneill }
1150 1.1 jmcneill
1151 1.1 jmcneill return tegra210_car_clock_find(tmux->parents[src]);
1152 1.1 jmcneill }
1153 1.1 jmcneill
1154 1.1 jmcneill static u_int
1155 1.1 jmcneill tegra210_car_clock_get_rate_fixed_div(struct tegra210_car_softc *sc,
1156 1.1 jmcneill struct tegra_clk *tclk)
1157 1.1 jmcneill {
1158 1.1 jmcneill struct tegra_fixed_div_clk *tfixed_div = &tclk->u.fixed_div;
1159 1.1 jmcneill struct clk *clk_parent;
1160 1.1 jmcneill
1161 1.1 jmcneill clk_parent = tegra210_car_clock_get_parent(sc, TEGRA_CLK_BASE(tclk));
1162 1.1 jmcneill if (clk_parent == NULL)
1163 1.1 jmcneill return 0;
1164 1.1 jmcneill const u_int parent_rate = tegra210_car_clock_get_rate(sc, clk_parent);
1165 1.1 jmcneill
1166 1.1 jmcneill return parent_rate / tfixed_div->div;
1167 1.1 jmcneill }
1168 1.1 jmcneill
1169 1.1 jmcneill static u_int
1170 1.1 jmcneill tegra210_car_clock_get_rate_div(struct tegra210_car_softc *sc,
1171 1.1 jmcneill struct tegra_clk *tclk)
1172 1.1 jmcneill {
1173 1.1 jmcneill struct tegra_div_clk *tdiv = &tclk->u.div;
1174 1.1 jmcneill bus_space_tag_t bst = sc->sc_bst;
1175 1.1 jmcneill bus_space_handle_t bsh = sc->sc_bsh;
1176 1.1 jmcneill struct clk *clk_parent;
1177 1.1 jmcneill u_int rate;
1178 1.1 jmcneill
1179 1.1 jmcneill KASSERT(tclk->type == TEGRA_CLK_DIV);
1180 1.1 jmcneill
1181 1.1 jmcneill clk_parent = tegra210_car_clock_get_parent(sc, TEGRA_CLK_BASE(tclk));
1182 1.1 jmcneill const u_int parent_rate = tegra210_car_clock_get_rate(sc, clk_parent);
1183 1.1 jmcneill
1184 1.1 jmcneill const uint32_t v = bus_space_read_4(bst, bsh, tdiv->reg);
1185 1.1 jmcneill u_int raw_div = __SHIFTOUT(v, tdiv->bits);
1186 1.1 jmcneill
1187 1.1 jmcneill switch (tdiv->reg) {
1188 1.1 jmcneill case CAR_CLKSRC_I2C1_REG:
1189 1.1 jmcneill case CAR_CLKSRC_I2C2_REG:
1190 1.1 jmcneill case CAR_CLKSRC_I2C3_REG:
1191 1.1 jmcneill case CAR_CLKSRC_I2C4_REG:
1192 1.1 jmcneill case CAR_CLKSRC_I2C5_REG:
1193 1.1 jmcneill case CAR_CLKSRC_I2C6_REG:
1194 1.1 jmcneill rate = parent_rate / (raw_div + 1);
1195 1.1 jmcneill break;
1196 1.1 jmcneill case CAR_CLKSRC_UARTA_REG:
1197 1.1 jmcneill case CAR_CLKSRC_UARTB_REG:
1198 1.1 jmcneill case CAR_CLKSRC_UARTC_REG:
1199 1.1 jmcneill case CAR_CLKSRC_UARTD_REG:
1200 1.1 jmcneill if (v & CAR_CLKSRC_UART_DIV_ENB) {
1201 1.1 jmcneill rate = parent_rate / ((raw_div / 2) + 1);
1202 1.1 jmcneill } else {
1203 1.1 jmcneill rate = parent_rate;
1204 1.1 jmcneill }
1205 1.1 jmcneill break;
1206 1.1 jmcneill case CAR_CLKSRC_SDMMC2_REG:
1207 1.1 jmcneill case CAR_CLKSRC_SDMMC4_REG:
1208 1.1 jmcneill switch (__SHIFTOUT(v, CAR_CLKSRC_SDMMC_SRC)) {
1209 1.1 jmcneill case 1:
1210 1.1 jmcneill case 2:
1211 1.1 jmcneill case 5:
1212 1.1 jmcneill raw_div = 0; /* ignore divisor for _LJ options */
1213 1.1 jmcneill break;
1214 1.1 jmcneill }
1215 1.1 jmcneill /* FALLTHROUGH */
1216 1.1 jmcneill default:
1217 1.1 jmcneill rate = parent_rate / ((raw_div / 2) + 1);
1218 1.1 jmcneill break;
1219 1.1 jmcneill }
1220 1.1 jmcneill
1221 1.1 jmcneill return rate;
1222 1.1 jmcneill }
1223 1.1 jmcneill
1224 1.1 jmcneill static int
1225 1.1 jmcneill tegra210_car_clock_set_rate_div(struct tegra210_car_softc *sc,
1226 1.1 jmcneill struct tegra_clk *tclk, u_int rate)
1227 1.1 jmcneill {
1228 1.1 jmcneill struct tegra_div_clk *tdiv = &tclk->u.div;
1229 1.1 jmcneill bus_space_tag_t bst = sc->sc_bst;
1230 1.1 jmcneill bus_space_handle_t bsh = sc->sc_bsh;
1231 1.1 jmcneill struct clk *clk_parent;
1232 1.1 jmcneill u_int raw_div;
1233 1.1 jmcneill uint32_t v;
1234 1.1 jmcneill
1235 1.1 jmcneill KASSERT(tclk->type == TEGRA_CLK_DIV);
1236 1.1 jmcneill
1237 1.1 jmcneill clk_parent = tegra210_car_clock_get_parent(sc, TEGRA_CLK_BASE(tclk));
1238 1.1 jmcneill if (clk_parent == NULL)
1239 1.1 jmcneill return EINVAL;
1240 1.1 jmcneill const u_int parent_rate = tegra210_car_clock_get_rate(sc, clk_parent);
1241 1.1 jmcneill
1242 1.1 jmcneill v = bus_space_read_4(bst, bsh, tdiv->reg);
1243 1.1 jmcneill
1244 1.1 jmcneill raw_div = __SHIFTOUT(tdiv->bits, tdiv->bits);
1245 1.1 jmcneill
1246 1.1 jmcneill switch (tdiv->reg) {
1247 1.1 jmcneill case CAR_CLKSRC_UARTA_REG:
1248 1.1 jmcneill case CAR_CLKSRC_UARTB_REG:
1249 1.1 jmcneill case CAR_CLKSRC_UARTC_REG:
1250 1.1 jmcneill case CAR_CLKSRC_UARTD_REG:
1251 1.1 jmcneill if (rate == parent_rate) {
1252 1.1 jmcneill v &= ~CAR_CLKSRC_UART_DIV_ENB;
1253 1.1 jmcneill } else if (rate) {
1254 1.1 jmcneill v |= CAR_CLKSRC_UART_DIV_ENB;
1255 1.3 jmcneill raw_div = (parent_rate / rate) * 2;
1256 1.3 jmcneill if (raw_div >= 2)
1257 1.3 jmcneill raw_div -= 2;
1258 1.1 jmcneill }
1259 1.1 jmcneill break;
1260 1.1 jmcneill case CAR_CLKSRC_I2C1_REG:
1261 1.1 jmcneill case CAR_CLKSRC_I2C2_REG:
1262 1.1 jmcneill case CAR_CLKSRC_I2C3_REG:
1263 1.1 jmcneill case CAR_CLKSRC_I2C4_REG:
1264 1.1 jmcneill case CAR_CLKSRC_I2C5_REG:
1265 1.1 jmcneill case CAR_CLKSRC_I2C6_REG:
1266 1.1 jmcneill if (rate)
1267 1.1 jmcneill raw_div = (parent_rate / rate) - 1;
1268 1.1 jmcneill break;
1269 1.1 jmcneill case CAR_CLKSRC_SDMMC1_REG:
1270 1.1 jmcneill case CAR_CLKSRC_SDMMC2_REG:
1271 1.1 jmcneill case CAR_CLKSRC_SDMMC3_REG:
1272 1.1 jmcneill case CAR_CLKSRC_SDMMC4_REG:
1273 1.1 jmcneill if (rate) {
1274 1.1 jmcneill for (raw_div = 0x00; raw_div <= 0xff; raw_div++) {
1275 1.1 jmcneill u_int calc_rate =
1276 1.1 jmcneill parent_rate / ((raw_div / 2) + 1);
1277 1.1 jmcneill if (calc_rate <= rate)
1278 1.1 jmcneill break;
1279 1.1 jmcneill }
1280 1.1 jmcneill if (raw_div == 0x100)
1281 1.1 jmcneill return EINVAL;
1282 1.1 jmcneill }
1283 1.1 jmcneill break;
1284 1.1 jmcneill default:
1285 1.3 jmcneill if (rate) {
1286 1.3 jmcneill raw_div = (parent_rate / rate) * 2;
1287 1.3 jmcneill if (raw_div >= 2)
1288 1.3 jmcneill raw_div -= 2;
1289 1.3 jmcneill }
1290 1.1 jmcneill break;
1291 1.1 jmcneill }
1292 1.1 jmcneill
1293 1.1 jmcneill v &= ~tdiv->bits;
1294 1.1 jmcneill v |= __SHIFTIN(raw_div, tdiv->bits);
1295 1.1 jmcneill
1296 1.1 jmcneill bus_space_write_4(bst, bsh, tdiv->reg, v);
1297 1.1 jmcneill
1298 1.1 jmcneill return 0;
1299 1.1 jmcneill }
1300 1.1 jmcneill
1301 1.1 jmcneill static int
1302 1.1 jmcneill tegra210_car_clock_enable_gate(struct tegra210_car_softc *sc,
1303 1.1 jmcneill struct tegra_clk *tclk, bool enable)
1304 1.1 jmcneill {
1305 1.1 jmcneill struct tegra_gate_clk *tgate = &tclk->u.gate;
1306 1.1 jmcneill bus_space_tag_t bst = sc->sc_bst;
1307 1.1 jmcneill bus_space_handle_t bsh = sc->sc_bsh;
1308 1.1 jmcneill bus_size_t reg;
1309 1.1 jmcneill
1310 1.1 jmcneill KASSERT(tclk->type == TEGRA_CLK_GATE);
1311 1.1 jmcneill
1312 1.1 jmcneill if (tgate->set_reg == tgate->clr_reg) {
1313 1.1 jmcneill uint32_t v = bus_space_read_4(bst, bsh, tgate->set_reg);
1314 1.1 jmcneill if (enable) {
1315 1.1 jmcneill v |= tgate->bits;
1316 1.1 jmcneill } else {
1317 1.1 jmcneill v &= ~tgate->bits;
1318 1.1 jmcneill }
1319 1.1 jmcneill bus_space_write_4(bst, bsh, tgate->set_reg, v);
1320 1.1 jmcneill } else {
1321 1.1 jmcneill if (enable) {
1322 1.1 jmcneill reg = tgate->set_reg;
1323 1.1 jmcneill } else {
1324 1.1 jmcneill reg = tgate->clr_reg;
1325 1.1 jmcneill }
1326 1.1 jmcneill bus_space_write_4(bst, bsh, reg, tgate->bits);
1327 1.1 jmcneill }
1328 1.1 jmcneill
1329 1.1 jmcneill return 0;
1330 1.1 jmcneill }
1331 1.1 jmcneill
1332 1.1 jmcneill static u_int
1333 1.1 jmcneill tegra210_car_clock_get_rate(void *priv, struct clk *clk)
1334 1.1 jmcneill {
1335 1.1 jmcneill struct tegra_clk *tclk = TEGRA_CLK_PRIV(clk);
1336 1.1 jmcneill struct clk *clk_parent;
1337 1.1 jmcneill
1338 1.1 jmcneill switch (tclk->type) {
1339 1.1 jmcneill case TEGRA_CLK_FIXED:
1340 1.1 jmcneill return tclk->u.fixed.rate;
1341 1.1 jmcneill case TEGRA_CLK_PLL:
1342 1.1 jmcneill return tegra210_car_clock_get_rate_pll(priv, tclk);
1343 1.1 jmcneill case TEGRA_CLK_MUX:
1344 1.1 jmcneill case TEGRA_CLK_GATE:
1345 1.1 jmcneill clk_parent = tegra210_car_clock_get_parent(priv, clk);
1346 1.1 jmcneill if (clk_parent == NULL)
1347 1.1 jmcneill return EINVAL;
1348 1.1 jmcneill return tegra210_car_clock_get_rate(priv, clk_parent);
1349 1.1 jmcneill case TEGRA_CLK_FIXED_DIV:
1350 1.1 jmcneill return tegra210_car_clock_get_rate_fixed_div(priv, tclk);
1351 1.1 jmcneill case TEGRA_CLK_DIV:
1352 1.1 jmcneill return tegra210_car_clock_get_rate_div(priv, tclk);
1353 1.1 jmcneill default:
1354 1.1 jmcneill panic("tegra210: unknown tclk type %d", tclk->type);
1355 1.1 jmcneill }
1356 1.1 jmcneill }
1357 1.1 jmcneill
1358 1.1 jmcneill static int
1359 1.1 jmcneill tegra210_car_clock_set_rate(void *priv, struct clk *clk, u_int rate)
1360 1.1 jmcneill {
1361 1.1 jmcneill struct tegra_clk *tclk = TEGRA_CLK_PRIV(clk);
1362 1.1 jmcneill struct clk *clk_parent;
1363 1.1 jmcneill
1364 1.1 jmcneill KASSERT((clk->flags & CLK_SET_RATE_PARENT) == 0);
1365 1.1 jmcneill
1366 1.1 jmcneill switch (tclk->type) {
1367 1.1 jmcneill case TEGRA_CLK_FIXED:
1368 1.1 jmcneill case TEGRA_CLK_MUX:
1369 1.1 jmcneill return EIO;
1370 1.1 jmcneill case TEGRA_CLK_FIXED_DIV:
1371 1.1 jmcneill clk_parent = tegra210_car_clock_get_parent(priv, clk);
1372 1.1 jmcneill if (clk_parent == NULL)
1373 1.1 jmcneill return EIO;
1374 1.1 jmcneill return tegra210_car_clock_set_rate(priv, clk_parent,
1375 1.1 jmcneill rate * tclk->u.fixed_div.div);
1376 1.1 jmcneill case TEGRA_CLK_GATE:
1377 1.1 jmcneill return EINVAL;
1378 1.1 jmcneill case TEGRA_CLK_PLL:
1379 1.1 jmcneill return tegra210_car_clock_set_rate_pll(priv, tclk, rate);
1380 1.1 jmcneill case TEGRA_CLK_DIV:
1381 1.1 jmcneill return tegra210_car_clock_set_rate_div(priv, tclk, rate);
1382 1.1 jmcneill default:
1383 1.1 jmcneill panic("tegra210: unknown tclk type %d", tclk->type);
1384 1.1 jmcneill }
1385 1.1 jmcneill }
1386 1.1 jmcneill
1387 1.1 jmcneill static int
1388 1.1 jmcneill tegra210_car_clock_enable(void *priv, struct clk *clk)
1389 1.1 jmcneill {
1390 1.1 jmcneill struct tegra_clk *tclk = TEGRA_CLK_PRIV(clk);
1391 1.1 jmcneill struct clk *clk_parent;
1392 1.1 jmcneill
1393 1.1 jmcneill if (tclk->type != TEGRA_CLK_GATE) {
1394 1.1 jmcneill clk_parent = tegra210_car_clock_get_parent(priv, clk);
1395 1.1 jmcneill if (clk_parent == NULL)
1396 1.1 jmcneill return 0;
1397 1.1 jmcneill return tegra210_car_clock_enable(priv, clk_parent);
1398 1.1 jmcneill }
1399 1.1 jmcneill
1400 1.1 jmcneill return tegra210_car_clock_enable_gate(priv, tclk, true);
1401 1.1 jmcneill }
1402 1.1 jmcneill
1403 1.1 jmcneill static int
1404 1.1 jmcneill tegra210_car_clock_disable(void *priv, struct clk *clk)
1405 1.1 jmcneill {
1406 1.1 jmcneill struct tegra_clk *tclk = TEGRA_CLK_PRIV(clk);
1407 1.1 jmcneill
1408 1.1 jmcneill if (tclk->type != TEGRA_CLK_GATE)
1409 1.1 jmcneill return EINVAL;
1410 1.1 jmcneill
1411 1.1 jmcneill return tegra210_car_clock_enable_gate(priv, tclk, false);
1412 1.1 jmcneill }
1413 1.1 jmcneill
1414 1.1 jmcneill static int
1415 1.1 jmcneill tegra210_car_clock_set_parent(void *priv, struct clk *clk,
1416 1.1 jmcneill struct clk *clk_parent)
1417 1.1 jmcneill {
1418 1.1 jmcneill struct tegra_clk *tclk = TEGRA_CLK_PRIV(clk);
1419 1.1 jmcneill struct tegra_clk *tclk_parent = TEGRA_CLK_PRIV(clk_parent);
1420 1.1 jmcneill struct clk *nclk_parent;
1421 1.1 jmcneill
1422 1.1 jmcneill if (tclk->type != TEGRA_CLK_MUX) {
1423 1.1 jmcneill nclk_parent = tegra210_car_clock_get_parent(priv, clk);
1424 1.1 jmcneill if (nclk_parent == clk_parent || nclk_parent == NULL)
1425 1.1 jmcneill return EINVAL;
1426 1.1 jmcneill return tegra210_car_clock_set_parent(priv, nclk_parent,
1427 1.1 jmcneill clk_parent);
1428 1.1 jmcneill }
1429 1.1 jmcneill
1430 1.1 jmcneill return tegra210_car_clock_set_parent_mux(priv, tclk, tclk_parent);
1431 1.1 jmcneill }
1432 1.1 jmcneill
1433 1.1 jmcneill static struct clk *
1434 1.1 jmcneill tegra210_car_clock_get_parent(void *priv, struct clk *clk)
1435 1.1 jmcneill {
1436 1.1 jmcneill struct tegra_clk *tclk = TEGRA_CLK_PRIV(clk);
1437 1.1 jmcneill struct tegra_clk *tclk_parent = NULL;
1438 1.1 jmcneill
1439 1.1 jmcneill switch (tclk->type) {
1440 1.1 jmcneill case TEGRA_CLK_FIXED:
1441 1.1 jmcneill case TEGRA_CLK_PLL:
1442 1.1 jmcneill case TEGRA_CLK_FIXED_DIV:
1443 1.1 jmcneill case TEGRA_CLK_DIV:
1444 1.1 jmcneill case TEGRA_CLK_GATE:
1445 1.1 jmcneill if (tclk->parent) {
1446 1.1 jmcneill tclk_parent = tegra210_car_clock_find(tclk->parent);
1447 1.1 jmcneill }
1448 1.1 jmcneill break;
1449 1.1 jmcneill case TEGRA_CLK_MUX:
1450 1.1 jmcneill tclk_parent = tegra210_car_clock_get_parent_mux(priv, tclk);
1451 1.1 jmcneill break;
1452 1.1 jmcneill }
1453 1.1 jmcneill
1454 1.1 jmcneill if (tclk_parent == NULL)
1455 1.1 jmcneill return NULL;
1456 1.1 jmcneill
1457 1.1 jmcneill return TEGRA_CLK_BASE(tclk_parent);
1458 1.1 jmcneill }
1459 1.1 jmcneill
1460 1.1 jmcneill static void *
1461 1.1 jmcneill tegra210_car_reset_acquire(device_t dev, const void *data, size_t len)
1462 1.1 jmcneill {
1463 1.1 jmcneill struct tegra210_car_softc * const sc = device_private(dev);
1464 1.1 jmcneill struct tegra210_car_rst *rst;
1465 1.1 jmcneill
1466 1.1 jmcneill if (len != sc->sc_reset_cells * 4)
1467 1.1 jmcneill return NULL;
1468 1.1 jmcneill
1469 1.1 jmcneill const u_int reset_id = be32dec(data);
1470 1.1 jmcneill
1471 1.1 jmcneill if (reset_id >= __arraycount(tegra210_car_reset_regs) * 32)
1472 1.1 jmcneill return NULL;
1473 1.1 jmcneill
1474 1.1 jmcneill const u_int reg = reset_id / 32;
1475 1.1 jmcneill
1476 1.1 jmcneill rst = kmem_alloc(sizeof(*rst), KM_SLEEP);
1477 1.1 jmcneill rst->set_reg = tegra210_car_reset_regs[reg].set_reg;
1478 1.1 jmcneill rst->clr_reg = tegra210_car_reset_regs[reg].clr_reg;
1479 1.1 jmcneill rst->mask = __BIT(reset_id % 32);
1480 1.1 jmcneill
1481 1.1 jmcneill return rst;
1482 1.1 jmcneill }
1483 1.1 jmcneill
1484 1.1 jmcneill static void
1485 1.1 jmcneill tegra210_car_reset_release(device_t dev, void *priv)
1486 1.1 jmcneill {
1487 1.1 jmcneill struct tegra210_car_rst *rst = priv;
1488 1.1 jmcneill
1489 1.1 jmcneill kmem_free(rst, sizeof(*rst));
1490 1.1 jmcneill }
1491 1.1 jmcneill
1492 1.1 jmcneill static int
1493 1.1 jmcneill tegra210_car_reset_assert(device_t dev, void *priv)
1494 1.1 jmcneill {
1495 1.1 jmcneill struct tegra210_car_softc * const sc = device_private(dev);
1496 1.1 jmcneill struct tegra210_car_rst *rst = priv;
1497 1.1 jmcneill
1498 1.1 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh, rst->set_reg, rst->mask);
1499 1.1 jmcneill
1500 1.1 jmcneill return 0;
1501 1.1 jmcneill }
1502 1.1 jmcneill
1503 1.1 jmcneill static int
1504 1.1 jmcneill tegra210_car_reset_deassert(device_t dev, void *priv)
1505 1.1 jmcneill {
1506 1.1 jmcneill struct tegra210_car_softc * const sc = device_private(dev);
1507 1.1 jmcneill struct tegra210_car_rst *rst = priv;
1508 1.1 jmcneill
1509 1.1 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh, rst->clr_reg, rst->mask);
1510 1.1 jmcneill
1511 1.1 jmcneill return 0;
1512 1.1 jmcneill }
1513