Home | History | Annotate | Line # | Download | only in nvidia
tegra_ahcisata.c revision 1.6
      1  1.6  jmcneill /* $NetBSD: tegra_ahcisata.c,v 1.6 2015/05/24 22:30:22 jmcneill Exp $ */
      2  1.1  jmcneill 
      3  1.1  jmcneill /*-
      4  1.1  jmcneill  * Copyright (c) 2015 Jared D. McNeill <jmcneill (at) invisible.ca>
      5  1.1  jmcneill  * All rights reserved.
      6  1.1  jmcneill  *
      7  1.1  jmcneill  * Redistribution and use in source and binary forms, with or without
      8  1.1  jmcneill  * modification, are permitted provided that the following conditions
      9  1.1  jmcneill  * are met:
     10  1.1  jmcneill  * 1. Redistributions of source code must retain the above copyright
     11  1.1  jmcneill  *    notice, this list of conditions and the following disclaimer.
     12  1.1  jmcneill  * 2. Redistributions in binary form must reproduce the above copyright
     13  1.1  jmcneill  *    notice, this list of conditions and the following disclaimer in the
     14  1.1  jmcneill  *    documentation and/or other materials provided with the distribution.
     15  1.1  jmcneill  *
     16  1.1  jmcneill  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17  1.1  jmcneill  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18  1.1  jmcneill  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19  1.1  jmcneill  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     20  1.1  jmcneill  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     21  1.1  jmcneill  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     22  1.1  jmcneill  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     23  1.1  jmcneill  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     24  1.1  jmcneill  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     25  1.1  jmcneill  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     26  1.1  jmcneill  * SUCH DAMAGE.
     27  1.1  jmcneill  */
     28  1.1  jmcneill 
     29  1.1  jmcneill #include "locators.h"
     30  1.1  jmcneill 
     31  1.1  jmcneill #include <sys/cdefs.h>
     32  1.6  jmcneill __KERNEL_RCSID(0, "$NetBSD: tegra_ahcisata.c,v 1.6 2015/05/24 22:30:22 jmcneill Exp $");
     33  1.1  jmcneill 
     34  1.1  jmcneill #include <sys/param.h>
     35  1.1  jmcneill #include <sys/bus.h>
     36  1.1  jmcneill #include <sys/device.h>
     37  1.1  jmcneill #include <sys/intr.h>
     38  1.1  jmcneill #include <sys/systm.h>
     39  1.1  jmcneill #include <sys/kernel.h>
     40  1.1  jmcneill 
     41  1.1  jmcneill #include <dev/ata/atavar.h>
     42  1.1  jmcneill #include <dev/ic/ahcisatavar.h>
     43  1.1  jmcneill 
     44  1.1  jmcneill #include <arm/nvidia/tegra_var.h>
     45  1.3  jmcneill #include <arm/nvidia/tegra_ahcisatareg.h>
     46  1.3  jmcneill 
     47  1.3  jmcneill #define TEGRA_AHCISATA_OFFSET	0x7000
     48  1.1  jmcneill 
     49  1.1  jmcneill static int	tegra_ahcisata_match(device_t, cfdata_t, void *);
     50  1.1  jmcneill static void	tegra_ahcisata_attach(device_t, device_t, void *);
     51  1.1  jmcneill 
     52  1.1  jmcneill struct tegra_ahcisata_softc {
     53  1.1  jmcneill 	struct ahci_softc	sc;
     54  1.3  jmcneill 	bus_space_tag_t		sc_bst;
     55  1.3  jmcneill 	bus_space_handle_t	sc_bsh;
     56  1.1  jmcneill 	void			*sc_ih;
     57  1.4  jmcneill 
     58  1.4  jmcneill 	struct tegra_gpio_pin	*sc_pin_power;
     59  1.1  jmcneill };
     60  1.1  jmcneill 
     61  1.3  jmcneill static void	tegra_ahcisata_init(struct tegra_ahcisata_softc *);
     62  1.3  jmcneill 
     63  1.1  jmcneill CFATTACH_DECL_NEW(tegra_ahcisata, sizeof(struct tegra_ahcisata_softc),
     64  1.1  jmcneill 	tegra_ahcisata_match, tegra_ahcisata_attach, NULL, NULL);
     65  1.1  jmcneill 
     66  1.1  jmcneill static int
     67  1.1  jmcneill tegra_ahcisata_match(device_t parent, cfdata_t cf, void *aux)
     68  1.1  jmcneill {
     69  1.1  jmcneill 	return 1;
     70  1.1  jmcneill }
     71  1.1  jmcneill 
     72  1.1  jmcneill static void
     73  1.1  jmcneill tegra_ahcisata_attach(device_t parent, device_t self, void *aux)
     74  1.1  jmcneill {
     75  1.1  jmcneill 	struct tegra_ahcisata_softc * const sc = device_private(self);
     76  1.1  jmcneill 	struct tegraio_attach_args * const tio = aux;
     77  1.1  jmcneill 	const struct tegra_locators * const loc = &tio->tio_loc;
     78  1.4  jmcneill 	prop_dictionary_t prop = device_properties(self);
     79  1.4  jmcneill 	const char *pin;
     80  1.1  jmcneill 
     81  1.3  jmcneill 	sc->sc_bst = tio->tio_bst;
     82  1.3  jmcneill 	bus_space_subregion(tio->tio_bst, tio->tio_bsh,
     83  1.3  jmcneill 	    loc->loc_offset, loc->loc_size, &sc->sc_bsh);
     84  1.3  jmcneill 
     85  1.1  jmcneill 	sc->sc.sc_atac.atac_dev = self;
     86  1.1  jmcneill 	sc->sc.sc_dmat = tio->tio_dmat;
     87  1.1  jmcneill 	sc->sc.sc_ahcit = tio->tio_bst;
     88  1.4  jmcneill 	sc->sc.sc_ahcis = loc->loc_size - TEGRA_AHCISATA_OFFSET;
     89  1.1  jmcneill 	bus_space_subregion(tio->tio_bst, tio->tio_bsh,
     90  1.3  jmcneill 	    loc->loc_offset + TEGRA_AHCISATA_OFFSET,
     91  1.3  jmcneill 	    loc->loc_size - TEGRA_AHCISATA_OFFSET, &sc->sc.sc_ahcih);
     92  1.6  jmcneill 	sc->sc.sc_ahci_quirks = AHCI_QUIRK_SKIP_RESET;
     93  1.1  jmcneill 
     94  1.1  jmcneill 	aprint_naive("\n");
     95  1.1  jmcneill 	aprint_normal(": SATA\n");
     96  1.1  jmcneill 
     97  1.4  jmcneill 	if (prop_dictionary_get_cstring_nocopy(prop, "power-gpio", &pin)) {
     98  1.4  jmcneill 		sc->sc_pin_power = tegra_gpio_acquire(pin, GPIO_PIN_OUTPUT);
     99  1.4  jmcneill 		if (sc->sc_pin_power)
    100  1.4  jmcneill 			tegra_gpio_write(sc->sc_pin_power, 1);
    101  1.4  jmcneill 	}
    102  1.4  jmcneill 
    103  1.3  jmcneill 	tegra_car_periph_sata_enable();
    104  1.3  jmcneill 
    105  1.5  jmcneill 	tegra_xusbpad_sata_enable();
    106  1.5  jmcneill 
    107  1.3  jmcneill 	tegra_ahcisata_init(sc);
    108  1.3  jmcneill 
    109  1.1  jmcneill 	sc->sc_ih = intr_establish(loc->loc_intr, IPL_BIO, IST_LEVEL,
    110  1.1  jmcneill 	    ahci_intr, &sc->sc);
    111  1.1  jmcneill 	if (sc->sc_ih == NULL) {
    112  1.1  jmcneill 		aprint_error_dev(self, "couldn't establish interrupt %d\n",
    113  1.1  jmcneill 		    loc->loc_intr);
    114  1.1  jmcneill 		return;
    115  1.1  jmcneill 	}
    116  1.1  jmcneill 	aprint_normal_dev(self, "interrupting on irq %d\n", loc->loc_intr);
    117  1.1  jmcneill 
    118  1.1  jmcneill 	ahci_attach(&sc->sc);
    119  1.1  jmcneill }
    120  1.3  jmcneill 
    121  1.3  jmcneill static void
    122  1.3  jmcneill tegra_ahcisata_init(struct tegra_ahcisata_softc *sc)
    123  1.3  jmcneill {
    124  1.3  jmcneill 	bus_space_tag_t bst = sc->sc_bst;
    125  1.3  jmcneill 	bus_space_handle_t bsh = sc->sc_bsh;
    126  1.3  jmcneill 
    127  1.5  jmcneill 	const u_int gen1_tx_amp = 0x18;
    128  1.5  jmcneill 	const u_int gen1_tx_peak = 0x04;
    129  1.5  jmcneill 	const u_int gen2_tx_amp = 0x18;
    130  1.5  jmcneill 	const u_int gen2_tx_peak = 0x0a;
    131  1.5  jmcneill 
    132  1.3  jmcneill 	/* Enable IFPS device block */
    133  1.3  jmcneill 	tegra_reg_set_clear(bst, bsh, TEGRA_SATA_CONFIGURATION_REG,
    134  1.3  jmcneill 	    TEGRA_SATA_CONFIGURATION_EN_FPCI, 0);
    135  1.3  jmcneill 
    136  1.5  jmcneill 	/* PHY config */
    137  1.5  jmcneill 	bus_space_write_4(bst, bsh, TEGRA_T_SATA0_INDEX_REG,
    138  1.5  jmcneill 	    TEGRA_T_SATA0_INDEX_CH1);
    139  1.5  jmcneill 	tegra_reg_set_clear(bst, bsh, TEGRA_T_SATA0_CHX_PHY_CTRL1_GEN1_REG,
    140  1.5  jmcneill 	    __SHIFTIN(gen1_tx_amp, TEGRA_T_SATA0_CHX_PHY_CTRL1_GEN1_TX_AMP) |
    141  1.5  jmcneill 	    __SHIFTIN(gen1_tx_peak, TEGRA_T_SATA0_CHX_PHY_CTRL1_GEN1_TX_PEAK),
    142  1.5  jmcneill 	    TEGRA_T_SATA0_CHX_PHY_CTRL1_GEN1_TX_AMP |
    143  1.5  jmcneill 	    TEGRA_T_SATA0_CHX_PHY_CTRL1_GEN1_TX_PEAK);
    144  1.5  jmcneill 	tegra_reg_set_clear(bst, bsh, TEGRA_T_SATA0_CHX_PHY_CTRL1_GEN2_REG,
    145  1.5  jmcneill 	    __SHIFTIN(gen2_tx_amp, TEGRA_T_SATA0_CHX_PHY_CTRL1_GEN2_TX_AMP) |
    146  1.5  jmcneill 	    __SHIFTIN(gen2_tx_peak, TEGRA_T_SATA0_CHX_PHY_CTRL1_GEN2_TX_PEAK),
    147  1.5  jmcneill 	    TEGRA_T_SATA0_CHX_PHY_CTRL1_GEN2_TX_AMP |
    148  1.5  jmcneill 	    TEGRA_T_SATA0_CHX_PHY_CTRL1_GEN2_TX_PEAK);
    149  1.5  jmcneill 	bus_space_write_4(bst, bsh, TEGRA_T_SATA0_CHX_PHY_CTRL11_REG,
    150  1.5  jmcneill 	    __SHIFTIN(0x2800, TEGRA_T_SATA0_CHX_PHY_CTRL11_GEN2_RX_EQ));
    151  1.5  jmcneill 	bus_space_write_4(bst, bsh, TEGRA_T_SATA0_CHX_PHY_CTRL2_REG,
    152  1.5  jmcneill 	    __SHIFTIN(0x23, TEGRA_T_SATA0_CHX_PHY_CTRL2_CDR_CNTL_GEN1));
    153  1.5  jmcneill 	bus_space_write_4(bst, bsh, TEGRA_T_SATA0_INDEX_REG, 0);
    154  1.5  jmcneill 
    155  1.3  jmcneill 	/* Backdoor update the programming interface field and class code */
    156  1.3  jmcneill 	tegra_reg_set_clear(bst, bsh, TEGRA_T_SATA0_CFG_SATA_REG,
    157  1.3  jmcneill 	    TEGRA_T_SATA0_CFG_SATA_BACKDOOR_PROG_IF_EN, 0);
    158  1.3  jmcneill 	bus_space_write_4(bst, bsh, TEGRA_T_SATA0_BKDOOR_CC_REG,
    159  1.3  jmcneill 	    __SHIFTIN(0x1016, TEGRA_T_SATA0_BKDOOR_CC_CLASS_CODE) |
    160  1.3  jmcneill 	    __SHIFTIN(0x1, TEGRA_T_SATA0_BKDOOR_CC_PROG_IF));
    161  1.3  jmcneill 	tegra_reg_set_clear(bst, bsh, TEGRA_T_SATA0_CFG_SATA_REG,
    162  1.3  jmcneill 	    0, TEGRA_T_SATA0_CFG_SATA_BACKDOOR_PROG_IF_EN);
    163  1.3  jmcneill 
    164  1.3  jmcneill 	/* Enable access and bus mastering */
    165  1.3  jmcneill 	tegra_reg_set_clear(bst, bsh, TEGRA_T_SATA0_CFG1_REG,
    166  1.3  jmcneill 	    TEGRA_T_SATA0_CFG1_SERR |
    167  1.3  jmcneill 	    TEGRA_T_SATA0_CFG1_BUS_MASTER |
    168  1.3  jmcneill 	    TEGRA_T_SATA0_CFG1_MEM_SPACE |
    169  1.3  jmcneill 	    TEGRA_T_SATA0_CFG1_IO_SPACE,
    170  1.3  jmcneill 	    0);
    171  1.3  jmcneill 
    172  1.3  jmcneill 	/* MMIO setup */
    173  1.3  jmcneill 	bus_space_write_4(bst, bsh, TEGRA_SATA_FPCI_BAR5_REG,
    174  1.3  jmcneill 	    __SHIFTIN(0x10000, TEGRA_SATA_FPCI_BAR_START));
    175  1.3  jmcneill 	bus_space_write_4(bst, bsh, TEGRA_T_SATA0_CFG9_REG,
    176  1.3  jmcneill 	    __SHIFTIN(0x8000, TEGRA_T_SATA0_CFG9_BASE_ADDRESS));
    177  1.3  jmcneill 
    178  1.3  jmcneill 	/* Enable interrupts */
    179  1.3  jmcneill 	tegra_reg_set_clear(bst, bsh, TEGRA_SATA_INTR_MASK_REG,
    180  1.3  jmcneill 	    TEGRA_SATA_INTR_MASK_IP_INT, 0);
    181  1.3  jmcneill }
    182