Home | History | Annotate | Line # | Download | only in nvidia
tegra_ahcisatareg.h revision 1.2.20.1
      1  1.2.20.1  christos /* $NetBSD: tegra_ahcisatareg.h,v 1.2.20.1 2019/06/10 22:05:55 christos Exp $ */
      2       1.1  jmcneill 
      3       1.1  jmcneill /*-
      4       1.1  jmcneill  * Copyright (c) 2015 Jared D. McNeill <jmcneill (at) invisible.ca>
      5       1.1  jmcneill  * All rights reserved.
      6       1.1  jmcneill  *
      7       1.1  jmcneill  * Redistribution and use in source and binary forms, with or without
      8       1.1  jmcneill  * modification, are permitted provided that the following conditions
      9       1.1  jmcneill  * are met:
     10       1.1  jmcneill  * 1. Redistributions of source code must retain the above copyright
     11       1.1  jmcneill  *    notice, this list of conditions and the following disclaimer.
     12       1.1  jmcneill  * 2. Redistributions in binary form must reproduce the above copyright
     13       1.1  jmcneill  *    notice, this list of conditions and the following disclaimer in the
     14       1.1  jmcneill  *    documentation and/or other materials provided with the distribution.
     15       1.1  jmcneill  *
     16       1.1  jmcneill  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17       1.1  jmcneill  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18       1.1  jmcneill  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19       1.1  jmcneill  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     20       1.1  jmcneill  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     21       1.1  jmcneill  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     22       1.1  jmcneill  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     23       1.1  jmcneill  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     24       1.1  jmcneill  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     25       1.1  jmcneill  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     26       1.1  jmcneill  * SUCH DAMAGE.
     27       1.1  jmcneill  */
     28       1.1  jmcneill 
     29       1.1  jmcneill #ifndef _ARM_TEGRA_AHCISATAREG_H
     30       1.1  jmcneill #define _ARM_TEGRA_AHCISATAREG_H
     31       1.1  jmcneill 
     32       1.1  jmcneill #define TEGRA_SATA_FPCI_BAR5_REG		0x94
     33       1.1  jmcneill 
     34       1.1  jmcneill #define TEGRA_SATA_FPCI_BAR_START			__BITS(31,4)
     35       1.1  jmcneill #define TEGRA_SATA_FPCI_BAR_ACCESS_TYPE			__BIT(0)
     36       1.1  jmcneill 
     37       1.1  jmcneill #define TEGRA_SATA_CONFIGURATION_REG		0x180
     38  1.2.20.1  christos #define TEGRA_SATA_CONFIGURATION_CLKEN_OVERRIDE		__BIT(31)
     39       1.1  jmcneill #define TEGRA_SATA_CONFIGURATION_EN_FPCI		__BIT(0)
     40       1.1  jmcneill 
     41       1.1  jmcneill #define TEGRA_SATA_INTR_MASK_REG		0x188
     42       1.1  jmcneill #define TEGRA_SATA_INTR_MASK_IP_INT			__BIT(16)
     43       1.1  jmcneill #define TEGRA_SATA_INTR_MASK_MSI			__BIT(8)
     44       1.1  jmcneill #define TEGRA_SATA_INTR_MASK_INT			__BIT(0)
     45       1.1  jmcneill 
     46       1.1  jmcneill #define TEGRA_T_SATA0_CFG1_REG			0x1004
     47       1.1  jmcneill #define TEGRA_T_SATA0_CFG1_INTR_DISABLE			__BIT(10)
     48       1.1  jmcneill #define TEGRA_T_SATA0_CFG1_SERR				__BIT(8)
     49       1.1  jmcneill #define TEGRA_T_SATA0_CFG1_BUS_MASTER			__BIT(2)
     50       1.1  jmcneill #define TEGRA_T_SATA0_CFG1_MEM_SPACE			__BIT(1)
     51       1.1  jmcneill #define TEGRA_T_SATA0_CFG1_IO_SPACE			__BIT(0)
     52       1.1  jmcneill 
     53  1.2.20.1  christos 
     54       1.1  jmcneill #define TEGRA_T_SATA0_CFG9_REG			0x1024
     55  1.2.20.1  christos #define TEGRA_T_SATA0_CFG9_BASE_ADDRESS			__BITS(31,13)
     56       1.1  jmcneill #define TEGRA_T_SATA0_CFG9_SPACE_TYPE			__BIT(0)
     57       1.1  jmcneill 
     58       1.2  jmcneill #define TEGRA_SATA_AUX_MISC_CNTL_1_REG		0x1108
     59       1.2  jmcneill #define TEGRA_SATA_AUX_MISC_CNTL_1_AUX_OR_CORE_IDLE_STATUS_SEL	__BIT(18)
     60  1.2.20.1  christos #define TEGRA_SATA_AUX_MISC_CNTL_1_SDS_SUPPORT		__BIT(13)
     61  1.2.20.1  christos #define TEGRA_SATA_AUX_MISC_CNTL_1_OOB_ON_POR		__BIT(7)
     62       1.2  jmcneill 
     63       1.2  jmcneill #define TEGRA_SATA_AUX_RX_STAT_INT_REG		0x110c
     64       1.2  jmcneill #define TEGRA_SATA_AUX_RX_STAT_INT_SATA_RX_STAT_INT_DISABLE	__BIT(2)
     65       1.2  jmcneill 
     66  1.2.20.1  christos #define TEGRA_T_SATA0_NVOOB_REG			0x1114
     67  1.2.20.1  christos #define  TEGRA_T_SATA0_NVOOB_COMMA_CNT			__BITS(30,28)
     68  1.2.20.1  christos #define  TEGRA_T_SATA0_NVOOB_SQUELCH_FILTER_LENGTH	__BITS(27,26)
     69  1.2.20.1  christos #define  TEGRA_T_SATA0_NVOOB_SQUELCH_FILTER_MODE	__BITS(25,24)
     70  1.2.20.1  christos 
     71  1.2.20.1  christos #define TEGRA_T_SATA0_CFG_PHY_0_REG		0x1120
     72  1.2.20.1  christos #define  TEGRA_T_SATA0_CFG_PHY_0_MASK_SQUELCH			__BIT(24)
     73  1.2.20.1  christos #define  TEGRA_T_SATA0_CFG_PHY_0_USE_7BIT_ALIGN_DET_FOR_SPD	__BIT(11)
     74  1.2.20.1  christos 
     75  1.2.20.1  christos #define TEGRA_T_SATA0_CFG_PHY_1_REG		0x112c
     76  1.2.20.1  christos #define  TEGRA_T_SATA0_CFG_PHY_1_PADS_IDDQ_EN		__BIT(23)
     77  1.2.20.1  christos #define  TEGRA_T_SATA0_CFG_PHY_1_PAD_PLL_IDDQ_EN	__BIT(22)
     78  1.2.20.1  christos 
     79  1.2.20.1  christos #define TEGRA_T_SATA0_CFG_2NVOOB_2_REG		0x1134
     80  1.2.20.1  christos #define  TEGRA_T_SATA0_CFG_2NVOOB_2_COMWAKE_IDLE_CNT_LOW	__BITS(26,18)
     81  1.2.20.1  christos 
     82  1.2.20.1  christos #define TEGRA_T_SATA0_AHCI_HBA_CAP_BKDR_REG	0x1300
     83  1.2.20.1  christos #define TEGRA_T_SATA0_AHCI_HBA_CAP_BKDR_SALP		__BIT(26)
     84  1.2.20.1  christos #define TEGRA_T_SATA0_AHCI_HBA_CAP_BKDR_SUPP_PM		__BIT(17)
     85  1.2.20.1  christos #define	TEGRA_T_SATA0_AHCI_HBA_CAP_BKDR_SLUMBER_ST_CAP	__BIT(14)
     86  1.2.20.1  christos #define	TEGRA_T_SATA0_AHCI_HBA_CAP_BKDR_PARTIAL_ST_CAP	__BIT(13)
     87  1.2.20.1  christos 
     88       1.1  jmcneill #define TEGRA_T_SATA0_BKDOOR_CC_REG		0x14a4
     89       1.1  jmcneill #define TEGRA_T_SATA0_BKDOOR_CC_CLASS_CODE		__BITS(31,16)
     90       1.1  jmcneill #define TEGRA_T_SATA0_BKDOOR_CC_PROG_IF			__BITS(15,8)
     91       1.1  jmcneill 
     92       1.1  jmcneill #define TEGRA_T_SATA0_CFG_POWER_GATE_REG	0x14ac
     93       1.1  jmcneill #define TEGRA_T_SATA0_CFG_POWER_GATE_SSTS_RESTORED	__BIT(23)
     94       1.1  jmcneill 
     95       1.1  jmcneill #define TEGRA_T_SATA0_CFG_SATA_REG		0x154c
     96       1.1  jmcneill #define TEGRA_T_SATA0_CFG_SATA_BACKDOOR_PROG_IF_EN	__BIT(12)
     97       1.1  jmcneill 
     98       1.1  jmcneill #define TEGRA_T_SATA0_INDEX_REG			0x1680
     99       1.1  jmcneill #define TEGRA_T_SATA0_INDEX_CH4				__BIT(3)
    100       1.1  jmcneill #define TEGRA_T_SATA0_INDEX_CH3				__BIT(2)
    101       1.1  jmcneill #define TEGRA_T_SATA0_INDEX_CH2				__BIT(1)
    102       1.1  jmcneill #define TEGRA_T_SATA0_INDEX_CH1				__BIT(0)
    103       1.1  jmcneill 
    104       1.1  jmcneill #define TEGRA_T_SATA0_CHX_PHY_CTRL1_GEN1_REG	0x1690
    105       1.1  jmcneill #define TEGRA_T_SATA0_CHX_PHY_CTRL1_GEN1_TX_DRV_CNTL	__BITS(27,24)
    106       1.1  jmcneill #define TEGRA_T_SATA0_CHX_PHY_CTRL1_GEN1_TX_PEAK_PRE	__BITS(23,20)
    107       1.1  jmcneill #define TEGRA_T_SATA0_CHX_PHY_CTRL1_GEN1_TX_CMADJ	__BITS(19,16)
    108       1.1  jmcneill #define TEGRA_T_SATA0_CHX_PHY_CTRL1_GEN1_TX_PEAK	__BITS(15,8)
    109       1.1  jmcneill #define TEGRA_T_SATA0_CHX_PHY_CTRL1_GEN1_TX_AMP		__BITS(7,0)
    110       1.1  jmcneill 
    111       1.1  jmcneill #define TEGRA_T_SATA0_CHX_PHY_CTRL1_GEN2_REG	0x1694
    112       1.1  jmcneill #define TEGRA_T_SATA0_CHX_PHY_CTRL1_GEN2_TX_DRV_CNTL	__BITS(27,24)
    113       1.1  jmcneill #define TEGRA_T_SATA0_CHX_PHY_CTRL1_GEN2_TX_PEAK_PRE	__BITS(23,20)
    114       1.1  jmcneill #define TEGRA_T_SATA0_CHX_PHY_CTRL1_GEN2_TX_PEAK	__BITS(19,12)
    115       1.1  jmcneill #define TEGRA_T_SATA0_CHX_PHY_CTRL1_GEN2_TX_CMADJ	__BITS(11,8)
    116       1.1  jmcneill #define TEGRA_T_SATA0_CHX_PHY_CTRL1_GEN2_TX_AMP		__BITS(7,0)
    117       1.1  jmcneill 
    118       1.1  jmcneill #define TEGRA_T_SATA0_CHX_PHY_CTRL2_REG		0x169c
    119       1.1  jmcneill #define TEGRA_T_SATA0_CHX_PHY_CTRL2_CDR_CNTL_GEN3	__BITS(23,16)
    120       1.1  jmcneill #define TEGRA_T_SATA0_CHX_PHY_CTRL2_CDR_CNTL_GEN2	__BITS(15,8)
    121       1.1  jmcneill #define TEGRA_T_SATA0_CHX_PHY_CTRL2_CDR_CNTL_GEN1	__BITS(7,0)
    122       1.1  jmcneill 
    123       1.1  jmcneill #define TEGRA_T_SATA0_CHX_PHY_CTRL11_REG	0x16d0
    124       1.1  jmcneill #define TEGRA_T_SATA0_CHX_PHY_CTRL11_GEN2_RX_EQ		__BITS(31,16)
    125       1.1  jmcneill #define TEGRA_T_SATA0_CHX_PHY_CTRL11_GEN1_RX_EQ		__BITS(15,0)
    126       1.1  jmcneill 
    127  1.2.20.1  christos #define	TEGRA_T_SATA0_CHX_PHY_CTRL17_REG	0x16e8
    128  1.2.20.1  christos #define	TEGRA_T_SATA0_CHX_PHY_CTRL18_REG	0x16ec
    129  1.2.20.1  christos #define	TEGRA_T_SATA0_CHX_PHY_CTRL19_REG	0x16f0
    130  1.2.20.1  christos #define	TEGRA_T_SATA0_CHX_PHY_CTRL20_REG	0x16f4
    131  1.2.20.1  christos #define	TEGRA_T_SATA0_CHX_PHY_CTRL21_REG	0x16f8
    132  1.2.20.1  christos 
    133       1.1  jmcneill #endif /* _ARM_TEGRA_AHCISATAREG_H */
    134