tegra_platform.c revision 1.23 1 1.23 uwe /* $NetBSD: tegra_platform.c,v 1.23 2020/08/21 23:30:02 uwe Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2017 Jared D. McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.17 skrll #include "opt_arm_debug.h"
30 1.17 skrll #include "opt_console.h"
31 1.17 skrll #include "opt_multiprocessor.h"
32 1.1 jmcneill #include "opt_tegra.h"
33 1.1 jmcneill
34 1.1 jmcneill #include "ukbd.h"
35 1.1 jmcneill
36 1.1 jmcneill #include <sys/cdefs.h>
37 1.23 uwe __KERNEL_RCSID(0, "$NetBSD: tegra_platform.c,v 1.23 2020/08/21 23:30:02 uwe Exp $");
38 1.1 jmcneill
39 1.1 jmcneill #include <sys/param.h>
40 1.1 jmcneill #include <sys/bus.h>
41 1.1 jmcneill #include <sys/cpu.h>
42 1.1 jmcneill #include <sys/device.h>
43 1.1 jmcneill #include <sys/termios.h>
44 1.1 jmcneill
45 1.1 jmcneill #include <dev/fdt/fdtvar.h>
46 1.1 jmcneill
47 1.1 jmcneill #include <uvm/uvm_extern.h>
48 1.1 jmcneill
49 1.1 jmcneill #include <machine/bootconfig.h>
50 1.1 jmcneill #include <arm/cpufunc.h>
51 1.1 jmcneill
52 1.1 jmcneill #include <arm/nvidia/tegra_reg.h>
53 1.1 jmcneill #include <arm/nvidia/tegra_var.h>
54 1.11 ryo #include <arm/nvidia/tegra_platform.h>
55 1.1 jmcneill
56 1.3 jmcneill #include <arm/fdt/arm_fdtvar.h>
57 1.1 jmcneill
58 1.12 jmcneill #include <arm/arm/psci.h>
59 1.15 ryo #include <arm/fdt/psci_fdtvar.h>
60 1.12 jmcneill
61 1.1 jmcneill #if NUKBD > 0
62 1.1 jmcneill #include <dev/usb/ukbdvar.h>
63 1.1 jmcneill #endif
64 1.1 jmcneill
65 1.4 jmcneill #include <dev/ic/ns16550reg.h>
66 1.4 jmcneill #include <dev/ic/comreg.h>
67 1.4 jmcneill
68 1.6 jmcneill #define PLLP_OUT0_FREQ 408000000
69 1.6 jmcneill
70 1.11 ryo void tegra_platform_early_putchar(char);
71 1.11 ryo
72 1.22 skrll void __noasan
73 1.18 skrll tegra_platform_early_putchar(char c)
74 1.18 skrll {
75 1.18 skrll #ifdef CONSADDR
76 1.18 skrll #define CONSADDR_VA (CONSADDR - TEGRA_APB_BASE + TEGRA_APB_VBASE)
77 1.18 skrll
78 1.18 skrll volatile uint32_t *uartaddr = cpu_earlydevice_va_p() ?
79 1.18 skrll (volatile uint32_t *)CONSADDR_VA :
80 1.18 skrll (volatile uint32_t *)CONSADDR;
81 1.18 skrll
82 1.18 skrll while ((uartaddr[com_lsr] & LSR_TXRDY) == 0)
83 1.18 skrll ;
84 1.18 skrll
85 1.18 skrll uartaddr[com_data] = c;
86 1.18 skrll #endif
87 1.18 skrll }
88 1.18 skrll
89 1.23 uwe #if defined(SOC_TEGRA124) || defined(SOC_TEGRA210)
90 1.1 jmcneill static const struct pmap_devmap *
91 1.1 jmcneill tegra_platform_devmap(void)
92 1.1 jmcneill {
93 1.1 jmcneill static const struct pmap_devmap devmap[] = {
94 1.1 jmcneill DEVMAP_ENTRY(TEGRA_HOST1X_VBASE,
95 1.1 jmcneill TEGRA_HOST1X_BASE,
96 1.1 jmcneill TEGRA_HOST1X_SIZE),
97 1.1 jmcneill DEVMAP_ENTRY(TEGRA_PPSB_VBASE,
98 1.1 jmcneill TEGRA_PPSB_BASE,
99 1.1 jmcneill TEGRA_PPSB_SIZE),
100 1.1 jmcneill DEVMAP_ENTRY(TEGRA_APB_VBASE,
101 1.1 jmcneill TEGRA_APB_BASE,
102 1.1 jmcneill TEGRA_APB_SIZE),
103 1.1 jmcneill DEVMAP_ENTRY(TEGRA_AHB_A2_VBASE,
104 1.1 jmcneill TEGRA_AHB_A2_BASE,
105 1.1 jmcneill TEGRA_AHB_A2_SIZE),
106 1.1 jmcneill DEVMAP_ENTRY_END
107 1.9 skrll };
108 1.1 jmcneill
109 1.1 jmcneill return devmap;
110 1.1 jmcneill }
111 1.23 uwe #endif /* SOC_TEGRA124 || SOC_TEGRA210 */
112 1.1 jmcneill
113 1.17 skrll #if defined(SOC_TEGRA124)
114 1.1 jmcneill static void
115 1.7 jmcneill tegra124_platform_bootstrap(void)
116 1.1 jmcneill {
117 1.11 ryo #ifdef MULTIPROCESSOR
118 1.17 skrll arm_cpu_max = 1 + __SHIFTOUT(armreg_l2ctrl_read(), L2CTRL_NUMCPU);
119 1.11 ryo #endif
120 1.17 skrll
121 1.17 skrll tegra_bootstrap();
122 1.7 jmcneill }
123 1.12 jmcneill #endif
124 1.7 jmcneill
125 1.17 skrll #if defined(SOC_TEGRA210)
126 1.7 jmcneill static void
127 1.7 jmcneill tegra210_platform_bootstrap(void)
128 1.7 jmcneill {
129 1.17 skrll
130 1.7 jmcneill tegra_bootstrap();
131 1.19 jmcneill
132 1.19 jmcneill #if defined(MULTIPROCESSOR) && defined(__aarch64__)
133 1.19 jmcneill arm_fdt_cpu_bootstrap();
134 1.19 jmcneill #endif
135 1.17 skrll }
136 1.12 jmcneill #endif
137 1.1 jmcneill
138 1.23 uwe #if defined(SOC_TEGRA124) || defined(SOC_TEGRA210)
139 1.1 jmcneill static void
140 1.2 jmcneill tegra_platform_init_attach_args(struct fdt_attach_args *faa)
141 1.2 jmcneill {
142 1.11 ryo extern struct bus_space arm_generic_bs_tag;
143 1.11 ryo extern struct bus_space arm_generic_a4x_bs_tag;
144 1.10 ryo extern struct arm32_bus_dma_tag arm_generic_dma_tag;
145 1.2 jmcneill
146 1.11 ryo faa->faa_bst = &arm_generic_bs_tag;
147 1.11 ryo faa->faa_a4x_bst = &arm_generic_a4x_bs_tag;
148 1.10 ryo faa->faa_dmat = &arm_generic_dma_tag;
149 1.2 jmcneill }
150 1.2 jmcneill
151 1.1 jmcneill static void
152 1.1 jmcneill tegra_platform_device_register(device_t self, void *aux)
153 1.1 jmcneill {
154 1.1 jmcneill prop_dictionary_t dict = device_properties(self);
155 1.1 jmcneill
156 1.1 jmcneill if (device_is_a(self, "tegrafb") &&
157 1.1 jmcneill match_bootconf_option(boot_args, "console", "fb")) {
158 1.1 jmcneill prop_dictionary_set_bool(dict, "is_console", true);
159 1.1 jmcneill #if NUKBD > 0
160 1.1 jmcneill ukbd_cnattach();
161 1.1 jmcneill #endif
162 1.1 jmcneill }
163 1.1 jmcneill
164 1.1 jmcneill if (device_is_a(self, "tegradrm")) {
165 1.1 jmcneill const char *video = get_bootconf_string(boot_args, "video");
166 1.1 jmcneill if (video)
167 1.21 skrll prop_dictionary_set_string(dict, "HDMI-A-1", video);
168 1.1 jmcneill if (match_bootconf_option(boot_args, "hdmi.forcemode", "dvi"))
169 1.1 jmcneill prop_dictionary_set_bool(dict, "force-dvi", true);
170 1.1 jmcneill }
171 1.1 jmcneill
172 1.1 jmcneill if (device_is_a(self, "tegracec"))
173 1.21 skrll prop_dictionary_set_string(dict, "hdmi-device", "tegradrm0");
174 1.1 jmcneill
175 1.1 jmcneill if (device_is_a(self, "nouveau")) {
176 1.1 jmcneill const char *config = get_bootconf_string(boot_args,
177 1.1 jmcneill "nouveau.config");
178 1.1 jmcneill if (config)
179 1.21 skrll prop_dictionary_set_string(dict, "config", config);
180 1.1 jmcneill const char *debug = get_bootconf_string(boot_args,
181 1.1 jmcneill "nouveau.debug");
182 1.1 jmcneill if (debug)
183 1.21 skrll prop_dictionary_set_string(dict, "debug", debug);
184 1.1 jmcneill }
185 1.1 jmcneill
186 1.1 jmcneill if (device_is_a(self, "tegrapcie")) {
187 1.1 jmcneill const char * const jetsontk1_compat[] = {
188 1.1 jmcneill "nvidia,jetson-tk1", NULL
189 1.1 jmcneill };
190 1.1 jmcneill const int phandle = OF_peer(0);
191 1.1 jmcneill if (of_match_compatible(phandle, jetsontk1_compat)) {
192 1.1 jmcneill /* rfkill GPIO at GPIO X7 */
193 1.1 jmcneill struct tegra_gpio_pin *pin =
194 1.1 jmcneill tegra_gpio_acquire("X7", GPIO_PIN_OUTPUT);
195 1.1 jmcneill if (pin)
196 1.1 jmcneill tegra_gpio_write(pin, 1);
197 1.1 jmcneill }
198 1.1 jmcneill }
199 1.1 jmcneill }
200 1.1 jmcneill
201 1.1 jmcneill static void
202 1.1 jmcneill tegra_platform_reset(void)
203 1.1 jmcneill {
204 1.1 jmcneill tegra_pmc_reset();
205 1.1 jmcneill }
206 1.1 jmcneill
207 1.5 jmcneill static void
208 1.5 jmcneill tegra_platform_delay(u_int us)
209 1.5 jmcneill {
210 1.5 jmcneill tegra_timer_delay(us);
211 1.5 jmcneill }
212 1.5 jmcneill
213 1.6 jmcneill static u_int
214 1.6 jmcneill tegra_platform_uart_freq(void)
215 1.6 jmcneill {
216 1.6 jmcneill return PLLP_OUT0_FREQ;
217 1.6 jmcneill }
218 1.23 uwe #endif /* SOC_TEGRA124 || SOC_TEGRA210 */
219 1.6 jmcneill
220 1.17 skrll #if defined(SOC_TEGRA124)
221 1.7 jmcneill static const struct arm_platform tegra124_platform = {
222 1.14 skrll .ap_devmap = tegra_platform_devmap,
223 1.14 skrll .ap_bootstrap = tegra124_platform_bootstrap,
224 1.14 skrll .ap_init_attach_args = tegra_platform_init_attach_args,
225 1.14 skrll .ap_device_register = tegra_platform_device_register,
226 1.14 skrll .ap_reset = tegra_platform_reset,
227 1.14 skrll .ap_delay = tegra_platform_delay,
228 1.14 skrll .ap_uart_freq = tegra_platform_uart_freq,
229 1.17 skrll .ap_mpstart = tegra124_mpstart,
230 1.7 jmcneill };
231 1.7 jmcneill
232 1.7 jmcneill ARM_PLATFORM(tegra124, "nvidia,tegra124", &tegra124_platform);
233 1.12 jmcneill #endif
234 1.7 jmcneill
235 1.17 skrll #if defined(SOC_TEGRA210)
236 1.7 jmcneill static const struct arm_platform tegra210_platform = {
237 1.14 skrll .ap_devmap = tegra_platform_devmap,
238 1.14 skrll .ap_bootstrap = tegra210_platform_bootstrap,
239 1.14 skrll .ap_init_attach_args = tegra_platform_init_attach_args,
240 1.14 skrll .ap_device_register = tegra_platform_device_register,
241 1.14 skrll .ap_reset = tegra_platform_reset,
242 1.14 skrll .ap_delay = tegra_platform_delay,
243 1.14 skrll .ap_uart_freq = tegra_platform_uart_freq,
244 1.20 jmcneill .ap_mpstart = arm_fdt_cpu_mpstart,
245 1.1 jmcneill };
246 1.1 jmcneill
247 1.7 jmcneill ARM_PLATFORM(tegra210, "nvidia,tegra210", &tegra210_platform);
248 1.12 jmcneill #endif
249