Home | History | Annotate | Line # | Download | only in nvidia
tegra_platform.c revision 1.9.2.4
      1  1.9.2.4  pgoyette /* $NetBSD: tegra_platform.c,v 1.9.2.4 2018/09/06 06:55:27 pgoyette Exp $ */
      2      1.1  jmcneill 
      3      1.1  jmcneill /*-
      4      1.1  jmcneill  * Copyright (c) 2017 Jared D. McNeill <jmcneill (at) invisible.ca>
      5      1.1  jmcneill  * All rights reserved.
      6      1.1  jmcneill  *
      7      1.1  jmcneill  * Redistribution and use in source and binary forms, with or without
      8      1.1  jmcneill  * modification, are permitted provided that the following conditions
      9      1.1  jmcneill  * are met:
     10      1.1  jmcneill  * 1. Redistributions of source code must retain the above copyright
     11      1.1  jmcneill  *    notice, this list of conditions and the following disclaimer.
     12      1.1  jmcneill  * 2. Redistributions in binary form must reproduce the above copyright
     13      1.1  jmcneill  *    notice, this list of conditions and the following disclaimer in the
     14      1.1  jmcneill  *    documentation and/or other materials provided with the distribution.
     15      1.1  jmcneill  *
     16      1.1  jmcneill  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17      1.1  jmcneill  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18      1.1  jmcneill  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19      1.1  jmcneill  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     20      1.1  jmcneill  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     21      1.1  jmcneill  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     22      1.1  jmcneill  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     23      1.1  jmcneill  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     24      1.1  jmcneill  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     25      1.1  jmcneill  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     26      1.1  jmcneill  * SUCH DAMAGE.
     27      1.1  jmcneill  */
     28      1.1  jmcneill 
     29      1.1  jmcneill #include "opt_tegra.h"
     30      1.1  jmcneill #include "opt_multiprocessor.h"
     31      1.4  jmcneill #include "opt_fdt_arm.h"
     32      1.1  jmcneill 
     33      1.1  jmcneill #include "ukbd.h"
     34      1.1  jmcneill 
     35      1.1  jmcneill #include <sys/cdefs.h>
     36  1.9.2.4  pgoyette __KERNEL_RCSID(0, "$NetBSD: tegra_platform.c,v 1.9.2.4 2018/09/06 06:55:27 pgoyette Exp $");
     37      1.1  jmcneill 
     38      1.1  jmcneill #include <sys/param.h>
     39      1.1  jmcneill #include <sys/bus.h>
     40      1.1  jmcneill #include <sys/cpu.h>
     41      1.1  jmcneill #include <sys/device.h>
     42      1.1  jmcneill #include <sys/termios.h>
     43      1.1  jmcneill 
     44      1.1  jmcneill #include <dev/fdt/fdtvar.h>
     45      1.1  jmcneill 
     46      1.1  jmcneill #include <uvm/uvm_extern.h>
     47      1.1  jmcneill 
     48      1.1  jmcneill #include <machine/bootconfig.h>
     49      1.1  jmcneill #include <arm/cpufunc.h>
     50      1.1  jmcneill 
     51      1.1  jmcneill #include <arm/nvidia/tegra_reg.h>
     52      1.1  jmcneill #include <arm/nvidia/tegra_var.h>
     53  1.9.2.2  pgoyette #include <arm/nvidia/tegra_platform.h>
     54      1.1  jmcneill 
     55      1.3  jmcneill #include <arm/fdt/arm_fdtvar.h>
     56      1.1  jmcneill 
     57  1.9.2.3  pgoyette #include <arm/arm/psci.h>
     58  1.9.2.3  pgoyette #include <arm/fdt/psci_fdt.h>
     59  1.9.2.3  pgoyette 
     60      1.1  jmcneill #if NUKBD > 0
     61      1.1  jmcneill #include <dev/usb/ukbdvar.h>
     62      1.1  jmcneill #endif
     63      1.1  jmcneill 
     64      1.4  jmcneill #include <dev/ic/ns16550reg.h>
     65      1.4  jmcneill #include <dev/ic/comreg.h>
     66      1.4  jmcneill 
     67      1.6  jmcneill #define	PLLP_OUT0_FREQ	408000000
     68      1.6  jmcneill 
     69  1.9.2.2  pgoyette void tegra_platform_early_putchar(char);
     70  1.9.2.2  pgoyette 
     71      1.1  jmcneill static const struct pmap_devmap *
     72      1.1  jmcneill tegra_platform_devmap(void)
     73      1.1  jmcneill {
     74      1.1  jmcneill 	static const struct pmap_devmap devmap[] = {
     75      1.1  jmcneill 		DEVMAP_ENTRY(TEGRA_HOST1X_VBASE,
     76      1.1  jmcneill 			     TEGRA_HOST1X_BASE,
     77      1.1  jmcneill 			     TEGRA_HOST1X_SIZE),
     78      1.1  jmcneill 		DEVMAP_ENTRY(TEGRA_PPSB_VBASE,
     79      1.1  jmcneill 			     TEGRA_PPSB_BASE,
     80      1.1  jmcneill 			     TEGRA_PPSB_SIZE),
     81      1.1  jmcneill 		DEVMAP_ENTRY(TEGRA_APB_VBASE,
     82      1.1  jmcneill 			     TEGRA_APB_BASE,
     83      1.1  jmcneill 			     TEGRA_APB_SIZE),
     84      1.1  jmcneill 		DEVMAP_ENTRY(TEGRA_AHB_A2_VBASE,
     85      1.1  jmcneill 			     TEGRA_AHB_A2_BASE,
     86      1.1  jmcneill 			     TEGRA_AHB_A2_SIZE),
     87      1.1  jmcneill 		DEVMAP_ENTRY_END
     88      1.9     skrll 	};
     89      1.1  jmcneill 
     90      1.1  jmcneill 	return devmap;
     91      1.1  jmcneill }
     92      1.1  jmcneill 
     93  1.9.2.3  pgoyette #ifdef SOC_TEGRA124
     94      1.1  jmcneill static void
     95      1.7  jmcneill tegra124_platform_bootstrap(void)
     96      1.1  jmcneill {
     97      1.1  jmcneill 	tegra_bootstrap();
     98      1.7  jmcneill 
     99  1.9.2.2  pgoyette #ifdef MULTIPROCESSOR
    100      1.7  jmcneill 	tegra124_mpinit();
    101  1.9.2.2  pgoyette #endif
    102      1.7  jmcneill }
    103  1.9.2.3  pgoyette #endif
    104      1.7  jmcneill 
    105  1.9.2.3  pgoyette #ifdef SOC_TEGRA210
    106      1.7  jmcneill static void
    107      1.7  jmcneill tegra210_platform_bootstrap(void)
    108      1.7  jmcneill {
    109      1.7  jmcneill 	tegra_bootstrap();
    110      1.7  jmcneill 
    111  1.9.2.3  pgoyette #if defined(MULTIPROCESSOR) && defined(__aarch64__)
    112  1.9.2.3  pgoyette 	psci_fdt_bootstrap();
    113  1.9.2.2  pgoyette #endif
    114      1.1  jmcneill }
    115  1.9.2.3  pgoyette #endif
    116      1.1  jmcneill 
    117      1.1  jmcneill static void
    118      1.2  jmcneill tegra_platform_init_attach_args(struct fdt_attach_args *faa)
    119      1.2  jmcneill {
    120  1.9.2.2  pgoyette 	extern struct bus_space arm_generic_bs_tag;
    121  1.9.2.2  pgoyette 	extern struct bus_space arm_generic_a4x_bs_tag;
    122  1.9.2.1  pgoyette 	extern struct arm32_bus_dma_tag arm_generic_dma_tag;
    123      1.2  jmcneill 
    124  1.9.2.2  pgoyette 	faa->faa_bst = &arm_generic_bs_tag;
    125  1.9.2.2  pgoyette 	faa->faa_a4x_bst = &arm_generic_a4x_bs_tag;
    126  1.9.2.1  pgoyette 	faa->faa_dmat = &arm_generic_dma_tag;
    127      1.2  jmcneill }
    128      1.2  jmcneill 
    129  1.9.2.2  pgoyette void
    130      1.1  jmcneill tegra_platform_early_putchar(char c)
    131      1.1  jmcneill {
    132      1.1  jmcneill #ifdef CONSADDR
    133      1.1  jmcneill #define CONSADDR_VA	(CONSADDR - TEGRA_APB_BASE + TEGRA_APB_VBASE)
    134  1.9.2.2  pgoyette 
    135  1.9.2.2  pgoyette 	volatile uint32_t *uartaddr = cpu_earlydevice_va_p() ?
    136  1.9.2.2  pgoyette 	    (volatile uint32_t *)CONSADDR_VA :
    137  1.9.2.2  pgoyette 	    (volatile uint32_t *)CONSADDR;
    138      1.1  jmcneill 
    139      1.1  jmcneill 	while ((uartaddr[com_lsr] & LSR_TXRDY) == 0)
    140      1.1  jmcneill 		;
    141      1.1  jmcneill 
    142      1.1  jmcneill 	uartaddr[com_data] = c;
    143      1.1  jmcneill #endif
    144      1.1  jmcneill }
    145      1.1  jmcneill 
    146      1.1  jmcneill static void
    147      1.1  jmcneill tegra_platform_device_register(device_t self, void *aux)
    148      1.1  jmcneill {
    149      1.1  jmcneill 	prop_dictionary_t dict = device_properties(self);
    150      1.1  jmcneill 
    151      1.1  jmcneill 	if (device_is_a(self, "tegrafb") &&
    152      1.1  jmcneill 	    match_bootconf_option(boot_args, "console", "fb")) {
    153      1.1  jmcneill 		prop_dictionary_set_bool(dict, "is_console", true);
    154      1.1  jmcneill #if NUKBD > 0
    155      1.1  jmcneill 		ukbd_cnattach();
    156      1.1  jmcneill #endif
    157      1.1  jmcneill 	}
    158      1.1  jmcneill 
    159      1.1  jmcneill 	if (device_is_a(self, "tegradrm")) {
    160      1.1  jmcneill 		const char *video = get_bootconf_string(boot_args, "video");
    161      1.1  jmcneill 		if (video)
    162      1.1  jmcneill 			prop_dictionary_set_cstring(dict, "HDMI-A-1", video);
    163      1.1  jmcneill 		if (match_bootconf_option(boot_args, "hdmi.forcemode", "dvi"))
    164      1.1  jmcneill 			prop_dictionary_set_bool(dict, "force-dvi", true);
    165      1.1  jmcneill 	}
    166      1.1  jmcneill 
    167      1.1  jmcneill 	if (device_is_a(self, "tegracec"))
    168      1.1  jmcneill 		prop_dictionary_set_cstring(dict, "hdmi-device", "tegradrm0");
    169      1.1  jmcneill 
    170      1.1  jmcneill 	if (device_is_a(self, "nouveau")) {
    171      1.1  jmcneill 		const char *config = get_bootconf_string(boot_args,
    172      1.1  jmcneill 		    "nouveau.config");
    173      1.1  jmcneill 		if (config)
    174      1.1  jmcneill 			prop_dictionary_set_cstring(dict, "config", config);
    175      1.1  jmcneill 		const char *debug = get_bootconf_string(boot_args,
    176      1.1  jmcneill 		    "nouveau.debug");
    177      1.1  jmcneill 		if (debug)
    178      1.1  jmcneill 			prop_dictionary_set_cstring(dict, "debug", debug);
    179      1.1  jmcneill 	}
    180      1.1  jmcneill 
    181      1.1  jmcneill 	if (device_is_a(self, "tegrapcie")) {
    182      1.1  jmcneill 		const char * const jetsontk1_compat[] = {
    183      1.1  jmcneill 		    "nvidia,jetson-tk1", NULL
    184      1.1  jmcneill 		};
    185      1.1  jmcneill 		const int phandle = OF_peer(0);
    186      1.1  jmcneill 		if (of_match_compatible(phandle, jetsontk1_compat)) {
    187      1.1  jmcneill 			/* rfkill GPIO at GPIO X7 */
    188      1.1  jmcneill 			struct tegra_gpio_pin *pin =
    189      1.1  jmcneill 			    tegra_gpio_acquire("X7", GPIO_PIN_OUTPUT);
    190      1.1  jmcneill 			if (pin)
    191      1.1  jmcneill 				tegra_gpio_write(pin, 1);
    192      1.1  jmcneill 		}
    193      1.1  jmcneill 	}
    194      1.1  jmcneill }
    195      1.1  jmcneill 
    196      1.1  jmcneill static void
    197      1.1  jmcneill tegra_platform_reset(void)
    198      1.1  jmcneill {
    199      1.1  jmcneill 	tegra_pmc_reset();
    200      1.1  jmcneill }
    201      1.1  jmcneill 
    202      1.5  jmcneill static void
    203      1.5  jmcneill tegra_platform_delay(u_int us)
    204      1.5  jmcneill {
    205      1.5  jmcneill 	tegra_timer_delay(us);
    206      1.5  jmcneill }
    207      1.5  jmcneill 
    208      1.6  jmcneill static u_int
    209      1.6  jmcneill tegra_platform_uart_freq(void)
    210      1.6  jmcneill {
    211      1.6  jmcneill 	return PLLP_OUT0_FREQ;
    212      1.6  jmcneill }
    213      1.6  jmcneill 
    214  1.9.2.3  pgoyette #ifdef SOC_TEGRA124
    215      1.7  jmcneill static const struct arm_platform tegra124_platform = {
    216  1.9.2.4  pgoyette 	.ap_devmap = tegra_platform_devmap,
    217  1.9.2.4  pgoyette 	.ap_bootstrap = tegra124_platform_bootstrap,
    218  1.9.2.4  pgoyette 	.ap_init_attach_args = tegra_platform_init_attach_args,
    219  1.9.2.4  pgoyette 	.ap_early_putchar = tegra_platform_early_putchar,
    220  1.9.2.4  pgoyette 	.ap_device_register = tegra_platform_device_register,
    221  1.9.2.4  pgoyette 	.ap_reset = tegra_platform_reset,
    222  1.9.2.4  pgoyette 	.ap_delay = tegra_platform_delay,
    223  1.9.2.4  pgoyette 	.ap_uart_freq = tegra_platform_uart_freq,
    224      1.7  jmcneill };
    225      1.7  jmcneill 
    226      1.7  jmcneill ARM_PLATFORM(tegra124, "nvidia,tegra124", &tegra124_platform);
    227  1.9.2.3  pgoyette #endif
    228      1.7  jmcneill 
    229  1.9.2.3  pgoyette #ifdef SOC_TEGRA210
    230      1.7  jmcneill static const struct arm_platform tegra210_platform = {
    231  1.9.2.4  pgoyette 	.ap_devmap = tegra_platform_devmap,
    232  1.9.2.4  pgoyette 	.ap_bootstrap = tegra210_platform_bootstrap,
    233  1.9.2.4  pgoyette 	.ap_init_attach_args = tegra_platform_init_attach_args,
    234  1.9.2.4  pgoyette 	.ap_early_putchar = tegra_platform_early_putchar,
    235  1.9.2.4  pgoyette 	.ap_device_register = tegra_platform_device_register,
    236  1.9.2.4  pgoyette 	.ap_reset = tegra_platform_reset,
    237  1.9.2.4  pgoyette 	.ap_delay = tegra_platform_delay,
    238  1.9.2.4  pgoyette 	.ap_uart_freq = tegra_platform_uart_freq,
    239      1.1  jmcneill };
    240      1.1  jmcneill 
    241      1.7  jmcneill ARM_PLATFORM(tegra210, "nvidia,tegra210", &tegra210_platform);
    242  1.9.2.3  pgoyette #endif
    243