Home | History | Annotate | Line # | Download | only in nvidia
tegra_sdhc.c revision 1.1.2.5
      1  1.1.2.5  skrll /* $NetBSD: tegra_sdhc.c,v 1.1.2.5 2015/12/27 12:09:31 skrll Exp $ */
      2  1.1.2.2  skrll 
      3  1.1.2.2  skrll /*-
      4  1.1.2.2  skrll  * Copyright (c) 2015 Jared D. McNeill <jmcneill (at) invisible.ca>
      5  1.1.2.2  skrll  * All rights reserved.
      6  1.1.2.2  skrll  *
      7  1.1.2.2  skrll  * Redistribution and use in source and binary forms, with or without
      8  1.1.2.2  skrll  * modification, are permitted provided that the following conditions
      9  1.1.2.2  skrll  * are met:
     10  1.1.2.2  skrll  * 1. Redistributions of source code must retain the above copyright
     11  1.1.2.2  skrll  *    notice, this list of conditions and the following disclaimer.
     12  1.1.2.2  skrll  * 2. Redistributions in binary form must reproduce the above copyright
     13  1.1.2.2  skrll  *    notice, this list of conditions and the following disclaimer in the
     14  1.1.2.2  skrll  *    documentation and/or other materials provided with the distribution.
     15  1.1.2.2  skrll  *
     16  1.1.2.2  skrll  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17  1.1.2.2  skrll  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18  1.1.2.2  skrll  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19  1.1.2.2  skrll  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     20  1.1.2.2  skrll  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     21  1.1.2.2  skrll  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     22  1.1.2.2  skrll  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     23  1.1.2.2  skrll  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     24  1.1.2.2  skrll  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     25  1.1.2.2  skrll  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     26  1.1.2.2  skrll  * SUCH DAMAGE.
     27  1.1.2.2  skrll  */
     28  1.1.2.2  skrll 
     29  1.1.2.2  skrll #include "locators.h"
     30  1.1.2.2  skrll 
     31  1.1.2.2  skrll #include <sys/cdefs.h>
     32  1.1.2.5  skrll __KERNEL_RCSID(0, "$NetBSD: tegra_sdhc.c,v 1.1.2.5 2015/12/27 12:09:31 skrll Exp $");
     33  1.1.2.2  skrll 
     34  1.1.2.2  skrll #include <sys/param.h>
     35  1.1.2.2  skrll #include <sys/bus.h>
     36  1.1.2.2  skrll #include <sys/device.h>
     37  1.1.2.2  skrll #include <sys/intr.h>
     38  1.1.2.2  skrll #include <sys/systm.h>
     39  1.1.2.2  skrll #include <sys/kernel.h>
     40  1.1.2.2  skrll 
     41  1.1.2.2  skrll #include <dev/sdmmc/sdhcreg.h>
     42  1.1.2.2  skrll #include <dev/sdmmc/sdhcvar.h>
     43  1.1.2.2  skrll #include <dev/sdmmc/sdmmcvar.h>
     44  1.1.2.2  skrll 
     45  1.1.2.5  skrll #include <arm/nvidia/tegra_reg.h>
     46  1.1.2.2  skrll #include <arm/nvidia/tegra_var.h>
     47  1.1.2.2  skrll 
     48  1.1.2.5  skrll #include <dev/fdt/fdtvar.h>
     49  1.1.2.2  skrll 
     50  1.1.2.2  skrll static int	tegra_sdhc_match(device_t, cfdata_t, void *);
     51  1.1.2.2  skrll static void	tegra_sdhc_attach(device_t, device_t, void *);
     52  1.1.2.2  skrll 
     53  1.1.2.3  skrll static int	tegra_sdhc_card_detect(struct sdhc_softc *);
     54  1.1.2.3  skrll static int	tegra_sdhc_write_protect(struct sdhc_softc *);
     55  1.1.2.2  skrll 
     56  1.1.2.2  skrll struct tegra_sdhc_softc {
     57  1.1.2.2  skrll 	struct sdhc_softc	sc;
     58  1.1.2.2  skrll 
     59  1.1.2.5  skrll 	struct clk		*sc_clk;
     60  1.1.2.5  skrll 	struct fdtbus_reset	*sc_rst;
     61  1.1.2.3  skrll 
     62  1.1.2.2  skrll 	bus_space_tag_t		sc_bst;
     63  1.1.2.2  skrll 	bus_space_handle_t	sc_bsh;
     64  1.1.2.2  skrll 	bus_size_t		sc_bsz;
     65  1.1.2.2  skrll 	struct sdhc_host	*sc_host;
     66  1.1.2.2  skrll 	void			*sc_ih;
     67  1.1.2.3  skrll 
     68  1.1.2.5  skrll 	struct fdtbus_gpio_pin	*sc_pin_cd;
     69  1.1.2.5  skrll 	struct fdtbus_gpio_pin	*sc_pin_power;
     70  1.1.2.5  skrll 	struct fdtbus_gpio_pin	*sc_pin_wp;
     71  1.1.2.2  skrll };
     72  1.1.2.2  skrll 
     73  1.1.2.2  skrll CFATTACH_DECL_NEW(tegra_sdhc, sizeof(struct tegra_sdhc_softc),
     74  1.1.2.2  skrll 	tegra_sdhc_match, tegra_sdhc_attach, NULL, NULL);
     75  1.1.2.2  skrll 
     76  1.1.2.2  skrll static int
     77  1.1.2.2  skrll tegra_sdhc_match(device_t parent, cfdata_t cf, void *aux)
     78  1.1.2.2  skrll {
     79  1.1.2.5  skrll 	const char * const compatible[] = { "nvidia,tegra124-sdhci", NULL };
     80  1.1.2.5  skrll 	struct fdt_attach_args * const faa = aux;
     81  1.1.2.5  skrll 
     82  1.1.2.5  skrll 	return of_match_compatible(faa->faa_phandle, compatible);
     83  1.1.2.2  skrll }
     84  1.1.2.2  skrll 
     85  1.1.2.2  skrll static void
     86  1.1.2.2  skrll tegra_sdhc_attach(device_t parent, device_t self, void *aux)
     87  1.1.2.2  skrll {
     88  1.1.2.2  skrll 	struct tegra_sdhc_softc * const sc = device_private(self);
     89  1.1.2.5  skrll 	struct fdt_attach_args * const faa = aux;
     90  1.1.2.5  skrll 	char intrstr[128];
     91  1.1.2.5  skrll 	bus_addr_t addr;
     92  1.1.2.5  skrll 	bus_size_t size;
     93  1.1.2.5  skrll 	u_int bus_width;
     94  1.1.2.3  skrll 	int error;
     95  1.1.2.2  skrll 
     96  1.1.2.5  skrll 	if (fdtbus_get_reg(faa->faa_phandle, 0, &addr, &size) != 0) {
     97  1.1.2.5  skrll 		aprint_error(": couldn't get registers\n");
     98  1.1.2.5  skrll 		return;
     99  1.1.2.5  skrll 	}
    100  1.1.2.5  skrll 
    101  1.1.2.5  skrll 	if (of_getprop_uint32(faa->faa_phandle, "bus-width", &bus_width))
    102  1.1.2.5  skrll 		bus_width = 4;
    103  1.1.2.5  skrll 
    104  1.1.2.2  skrll 	sc->sc.sc_dev = self;
    105  1.1.2.5  skrll 	sc->sc.sc_dmat = faa->faa_dmat;
    106  1.1.2.2  skrll 	sc->sc.sc_flags = SDHC_FLAG_32BIT_ACCESS |
    107  1.1.2.3  skrll 			  SDHC_FLAG_NO_PWR0 |
    108  1.1.2.3  skrll 			  SDHC_FLAG_NO_CLKBASE |
    109  1.1.2.4  skrll 			  SDHC_FLAG_NO_TIMEOUT |
    110  1.1.2.3  skrll 			  SDHC_FLAG_SINGLE_POWER_WRITE |
    111  1.1.2.4  skrll 			  SDHC_FLAG_USE_DMA |
    112  1.1.2.4  skrll 			  SDHC_FLAG_USE_ADMA2;
    113  1.1.2.5  skrll 	if (bus_width == 8) {
    114  1.1.2.2  skrll 		sc->sc.sc_flags |= SDHC_FLAG_8BIT_MODE;
    115  1.1.2.2  skrll 	}
    116  1.1.2.2  skrll 	sc->sc.sc_host = &sc->sc_host;
    117  1.1.2.2  skrll 
    118  1.1.2.5  skrll 	sc->sc_bst = faa->faa_bst;
    119  1.1.2.5  skrll 	error = bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh);
    120  1.1.2.5  skrll 	if (error) {
    121  1.1.2.5  skrll 		aprint_error(": couldn't map %#llx: %d", (uint64_t)addr, error);
    122  1.1.2.5  skrll 		return;
    123  1.1.2.5  skrll 	}
    124  1.1.2.5  skrll 	sc->sc_bsz = size;
    125  1.1.2.5  skrll 
    126  1.1.2.5  skrll 	sc->sc_pin_power = fdtbus_gpio_acquire(faa->faa_phandle,
    127  1.1.2.5  skrll 	    "power-gpios", GPIO_PIN_OUTPUT);
    128  1.1.2.5  skrll 	if (sc->sc_pin_power)
    129  1.1.2.5  skrll 		fdtbus_gpio_write(sc->sc_pin_power, 1);
    130  1.1.2.5  skrll 
    131  1.1.2.5  skrll 	sc->sc_pin_cd = fdtbus_gpio_acquire(faa->faa_phandle,
    132  1.1.2.5  skrll 	    "cd-gpios", GPIO_PIN_INPUT);
    133  1.1.2.5  skrll 	sc->sc_pin_wp = fdtbus_gpio_acquire(faa->faa_phandle,
    134  1.1.2.5  skrll 	    "wp-gpios", GPIO_PIN_INPUT);
    135  1.1.2.3  skrll 
    136  1.1.2.4  skrll 	if (sc->sc_pin_cd) {
    137  1.1.2.3  skrll 		sc->sc.sc_vendor_card_detect = tegra_sdhc_card_detect;
    138  1.1.2.4  skrll 		sc->sc.sc_flags |= SDHC_FLAG_POLL_CARD_DET;
    139  1.1.2.4  skrll 	}
    140  1.1.2.5  skrll 	if (sc->sc_pin_wp) {
    141  1.1.2.3  skrll 		sc->sc.sc_vendor_write_protect = tegra_sdhc_write_protect;
    142  1.1.2.5  skrll 	}
    143  1.1.2.2  skrll 
    144  1.1.2.5  skrll 	sc->sc_clk = fdtbus_clock_get_index(faa->faa_phandle, 0);
    145  1.1.2.5  skrll 	if (sc->sc_clk == NULL) {
    146  1.1.2.5  skrll 		aprint_error(": couldn't get clock\n");
    147  1.1.2.5  skrll 		return;
    148  1.1.2.5  skrll 	}
    149  1.1.2.5  skrll 	sc->sc_rst = fdtbus_reset_get(faa->faa_phandle, "sdhci");
    150  1.1.2.5  skrll 	if (sc->sc_rst == NULL) {
    151  1.1.2.5  skrll 		aprint_error(": couldn't get reset\n");
    152  1.1.2.5  skrll 		return;
    153  1.1.2.5  skrll 	}
    154  1.1.2.5  skrll 
    155  1.1.2.5  skrll 	fdtbus_reset_assert(sc->sc_rst);
    156  1.1.2.5  skrll 	error = clk_set_rate(sc->sc_clk, 204000000);
    157  1.1.2.5  skrll 	if (error) {
    158  1.1.2.5  skrll 		aprint_error(": couldn't set frequency: %d\n", error);
    159  1.1.2.5  skrll 		return;
    160  1.1.2.5  skrll 	}
    161  1.1.2.5  skrll 	error = clk_enable(sc->sc_clk);
    162  1.1.2.5  skrll 	if (error) {
    163  1.1.2.5  skrll 		aprint_error(": couldn't enable clock: %d\n", error);
    164  1.1.2.5  skrll 		return;
    165  1.1.2.5  skrll 	}
    166  1.1.2.5  skrll 	fdtbus_reset_deassert(sc->sc_rst);
    167  1.1.2.5  skrll 
    168  1.1.2.5  skrll 	sc->sc.sc_clkbase = clk_get_rate(sc->sc_clk) / 1000;
    169  1.1.2.2  skrll 
    170  1.1.2.2  skrll 	aprint_naive("\n");
    171  1.1.2.5  skrll 	aprint_normal(": SDMMC\n");
    172  1.1.2.2  skrll 
    173  1.1.2.2  skrll 	if (sc->sc.sc_clkbase == 0) {
    174  1.1.2.2  skrll 		aprint_error_dev(self, "couldn't determine frequency\n");
    175  1.1.2.2  skrll 		return;
    176  1.1.2.2  skrll 	}
    177  1.1.2.2  skrll 
    178  1.1.2.5  skrll 	if (!fdtbus_intr_str(faa->faa_phandle, 0, intrstr, sizeof(intrstr))) {
    179  1.1.2.5  skrll 		aprint_error_dev(self, "failed to decode interrupt\n");
    180  1.1.2.5  skrll 		return;
    181  1.1.2.5  skrll 	}
    182  1.1.2.5  skrll 
    183  1.1.2.5  skrll 	sc->sc_ih = fdtbus_intr_establish(faa->faa_phandle, 0, IPL_SDMMC, 0,
    184  1.1.2.2  skrll 	    sdhc_intr, &sc->sc);
    185  1.1.2.2  skrll 	if (sc->sc_ih == NULL) {
    186  1.1.2.5  skrll 		aprint_error_dev(self, "couldn't establish interrupt on %s\n",
    187  1.1.2.5  skrll 		    intrstr);
    188  1.1.2.2  skrll 		return;
    189  1.1.2.2  skrll 	}
    190  1.1.2.5  skrll 	aprint_normal_dev(self, "interrupting on %s\n", intrstr);
    191  1.1.2.2  skrll 
    192  1.1.2.2  skrll 	error = sdhc_host_found(&sc->sc, sc->sc_bst, sc->sc_bsh, sc->sc_bsz);
    193  1.1.2.2  skrll 	if (error) {
    194  1.1.2.2  skrll 		aprint_error_dev(self, "couldn't initialize host, error = %d\n",
    195  1.1.2.2  skrll 		    error);
    196  1.1.2.5  skrll 		fdtbus_intr_disestablish(faa->faa_phandle, sc->sc_ih);
    197  1.1.2.2  skrll 		sc->sc_ih = NULL;
    198  1.1.2.2  skrll 		return;
    199  1.1.2.2  skrll 	}
    200  1.1.2.2  skrll }
    201  1.1.2.3  skrll 
    202  1.1.2.3  skrll static int
    203  1.1.2.3  skrll tegra_sdhc_card_detect(struct sdhc_softc *ssc)
    204  1.1.2.3  skrll {
    205  1.1.2.3  skrll 	struct tegra_sdhc_softc *sc = device_private(ssc->sc_dev);
    206  1.1.2.3  skrll 
    207  1.1.2.3  skrll 	KASSERT(sc->sc_pin_cd != NULL);
    208  1.1.2.3  skrll 
    209  1.1.2.5  skrll 	return fdtbus_gpio_read(sc->sc_pin_cd);
    210  1.1.2.3  skrll }
    211  1.1.2.3  skrll 
    212  1.1.2.3  skrll static int
    213  1.1.2.3  skrll tegra_sdhc_write_protect(struct sdhc_softc *ssc)
    214  1.1.2.3  skrll {
    215  1.1.2.3  skrll 	struct tegra_sdhc_softc *sc = device_private(ssc->sc_dev);
    216  1.1.2.3  skrll 
    217  1.1.2.3  skrll 	KASSERT(sc->sc_pin_wp != NULL);
    218  1.1.2.3  skrll 
    219  1.1.2.5  skrll 	return fdtbus_gpio_read(sc->sc_pin_wp);
    220  1.1.2.3  skrll }
    221