tegra_sdhc.c revision 1.14 1 1.14 jmcneill /* $NetBSD: tegra_sdhc.c,v 1.14 2015/12/16 19:46:55 jmcneill Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2015 Jared D. McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill #include "locators.h"
30 1.1 jmcneill
31 1.1 jmcneill #include <sys/cdefs.h>
32 1.14 jmcneill __KERNEL_RCSID(0, "$NetBSD: tegra_sdhc.c,v 1.14 2015/12/16 19:46:55 jmcneill Exp $");
33 1.1 jmcneill
34 1.1 jmcneill #include <sys/param.h>
35 1.1 jmcneill #include <sys/bus.h>
36 1.1 jmcneill #include <sys/device.h>
37 1.1 jmcneill #include <sys/intr.h>
38 1.1 jmcneill #include <sys/systm.h>
39 1.1 jmcneill #include <sys/kernel.h>
40 1.1 jmcneill
41 1.1 jmcneill #include <dev/sdmmc/sdhcreg.h>
42 1.1 jmcneill #include <dev/sdmmc/sdhcvar.h>
43 1.1 jmcneill #include <dev/sdmmc/sdmmcvar.h>
44 1.1 jmcneill
45 1.12 jmcneill #include <arm/nvidia/tegra_reg.h>
46 1.1 jmcneill #include <arm/nvidia/tegra_var.h>
47 1.1 jmcneill
48 1.12 jmcneill #include <dev/fdt/fdtvar.h>
49 1.12 jmcneill
50 1.12 jmcneill /* XXX */
51 1.12 jmcneill static int
52 1.12 jmcneill tegra_sdhc_addr2port(bus_addr_t addr)
53 1.12 jmcneill {
54 1.12 jmcneill switch (addr) {
55 1.12 jmcneill case TEGRA_APB_BASE + TEGRA_SDMMC1_OFFSET:
56 1.12 jmcneill return 0;
57 1.12 jmcneill case TEGRA_APB_BASE + TEGRA_SDMMC2_OFFSET:
58 1.12 jmcneill return 1;
59 1.12 jmcneill case TEGRA_APB_BASE + TEGRA_SDMMC3_OFFSET:
60 1.12 jmcneill return 2;
61 1.12 jmcneill case TEGRA_APB_BASE + TEGRA_SDMMC4_OFFSET:
62 1.12 jmcneill return 3;
63 1.12 jmcneill default:
64 1.12 jmcneill return -1;
65 1.12 jmcneill }
66 1.12 jmcneill }
67 1.1 jmcneill
68 1.1 jmcneill static int tegra_sdhc_match(device_t, cfdata_t, void *);
69 1.1 jmcneill static void tegra_sdhc_attach(device_t, device_t, void *);
70 1.1 jmcneill
71 1.3 jmcneill static int tegra_sdhc_card_detect(struct sdhc_softc *);
72 1.3 jmcneill static int tegra_sdhc_write_protect(struct sdhc_softc *);
73 1.3 jmcneill
74 1.1 jmcneill struct tegra_sdhc_softc {
75 1.1 jmcneill struct sdhc_softc sc;
76 1.1 jmcneill
77 1.2 jmcneill u_int sc_port;
78 1.2 jmcneill
79 1.1 jmcneill bus_space_tag_t sc_bst;
80 1.1 jmcneill bus_space_handle_t sc_bsh;
81 1.1 jmcneill bus_size_t sc_bsz;
82 1.1 jmcneill struct sdhc_host *sc_host;
83 1.1 jmcneill void *sc_ih;
84 1.3 jmcneill
85 1.12 jmcneill struct fdtbus_gpio_pin *sc_pin_cd;
86 1.12 jmcneill struct fdtbus_gpio_pin *sc_pin_power;
87 1.12 jmcneill struct fdtbus_gpio_pin *sc_pin_wp;
88 1.1 jmcneill };
89 1.1 jmcneill
90 1.1 jmcneill CFATTACH_DECL_NEW(tegra_sdhc, sizeof(struct tegra_sdhc_softc),
91 1.1 jmcneill tegra_sdhc_match, tegra_sdhc_attach, NULL, NULL);
92 1.1 jmcneill
93 1.1 jmcneill static int
94 1.1 jmcneill tegra_sdhc_match(device_t parent, cfdata_t cf, void *aux)
95 1.1 jmcneill {
96 1.12 jmcneill const char * const compatible[] = { "nvidia,tegra124-sdhci", NULL };
97 1.12 jmcneill struct fdt_attach_args * const faa = aux;
98 1.12 jmcneill
99 1.12 jmcneill return of_match_compatible(faa->faa_phandle, compatible);
100 1.1 jmcneill }
101 1.1 jmcneill
102 1.1 jmcneill static void
103 1.1 jmcneill tegra_sdhc_attach(device_t parent, device_t self, void *aux)
104 1.1 jmcneill {
105 1.1 jmcneill struct tegra_sdhc_softc * const sc = device_private(self);
106 1.12 jmcneill struct fdt_attach_args * const faa = aux;
107 1.12 jmcneill char intrstr[128];
108 1.12 jmcneill bus_addr_t addr;
109 1.12 jmcneill bus_size_t size;
110 1.12 jmcneill u_int bus_width;
111 1.2 jmcneill int error;
112 1.1 jmcneill
113 1.12 jmcneill if (fdtbus_get_reg(faa->faa_phandle, 0, &addr, &size) != 0) {
114 1.12 jmcneill aprint_error(": couldn't get registers\n");
115 1.12 jmcneill return;
116 1.12 jmcneill }
117 1.12 jmcneill
118 1.14 jmcneill if (of_getprop_uint32(faa->faa_phandle, "bus-width", &bus_width))
119 1.12 jmcneill bus_width = 4;
120 1.12 jmcneill
121 1.1 jmcneill sc->sc.sc_dev = self;
122 1.12 jmcneill sc->sc.sc_dmat = faa->faa_dmat;
123 1.1 jmcneill sc->sc.sc_flags = SDHC_FLAG_32BIT_ACCESS |
124 1.2 jmcneill SDHC_FLAG_NO_PWR0 |
125 1.2 jmcneill SDHC_FLAG_NO_CLKBASE |
126 1.8 jmcneill SDHC_FLAG_NO_TIMEOUT |
127 1.4 jmcneill SDHC_FLAG_SINGLE_POWER_WRITE |
128 1.9 jmcneill SDHC_FLAG_USE_DMA |
129 1.9 jmcneill SDHC_FLAG_USE_ADMA2;
130 1.12 jmcneill if (bus_width == 8) {
131 1.1 jmcneill sc->sc.sc_flags |= SDHC_FLAG_8BIT_MODE;
132 1.1 jmcneill }
133 1.1 jmcneill sc->sc.sc_host = &sc->sc_host;
134 1.1 jmcneill
135 1.12 jmcneill sc->sc_bst = faa->faa_bst;
136 1.12 jmcneill error = bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh);
137 1.12 jmcneill if (error) {
138 1.12 jmcneill aprint_error(": couldn't map %#llx: %d", (uint64_t)addr, error);
139 1.12 jmcneill return;
140 1.12 jmcneill }
141 1.12 jmcneill sc->sc_bsz = size;
142 1.12 jmcneill sc->sc_port = tegra_sdhc_addr2port(addr);
143 1.12 jmcneill
144 1.12 jmcneill sc->sc_pin_power = fdtbus_gpio_acquire(faa->faa_phandle,
145 1.12 jmcneill "power-gpios", GPIO_PIN_OUTPUT);
146 1.12 jmcneill if (sc->sc_pin_power)
147 1.12 jmcneill fdtbus_gpio_write(sc->sc_pin_power, 1);
148 1.12 jmcneill
149 1.12 jmcneill sc->sc_pin_cd = fdtbus_gpio_acquire(faa->faa_phandle,
150 1.12 jmcneill "cd-gpios", GPIO_PIN_INPUT);
151 1.12 jmcneill sc->sc_pin_wp = fdtbus_gpio_acquire(faa->faa_phandle,
152 1.12 jmcneill "wp-gpios", GPIO_PIN_INPUT);
153 1.3 jmcneill
154 1.11 jmcneill if (sc->sc_pin_cd) {
155 1.3 jmcneill sc->sc.sc_vendor_card_detect = tegra_sdhc_card_detect;
156 1.11 jmcneill sc->sc.sc_flags |= SDHC_FLAG_POLL_CARD_DET;
157 1.11 jmcneill }
158 1.12 jmcneill if (sc->sc_pin_wp) {
159 1.3 jmcneill sc->sc.sc_vendor_write_protect = tegra_sdhc_write_protect;
160 1.12 jmcneill }
161 1.3 jmcneill
162 1.10 jmcneill tegra_car_periph_sdmmc_set_rate(sc->sc_port, 204000000);
163 1.2 jmcneill sc->sc.sc_clkbase = tegra_car_periph_sdmmc_rate(sc->sc_port) / 1000;
164 1.1 jmcneill
165 1.1 jmcneill aprint_naive("\n");
166 1.12 jmcneill aprint_normal(": SDMMC%d\n", sc->sc_port + 1);
167 1.1 jmcneill
168 1.1 jmcneill if (sc->sc.sc_clkbase == 0) {
169 1.1 jmcneill aprint_error_dev(self, "couldn't determine frequency\n");
170 1.1 jmcneill return;
171 1.1 jmcneill }
172 1.1 jmcneill
173 1.12 jmcneill if (!fdtbus_intr_str(faa->faa_phandle, 0, intrstr, sizeof(intrstr))) {
174 1.12 jmcneill aprint_error_dev(self, "failed to decode interrupt\n");
175 1.12 jmcneill return;
176 1.12 jmcneill }
177 1.12 jmcneill
178 1.12 jmcneill sc->sc_ih = fdtbus_intr_establish(faa->faa_phandle, 0, IPL_SDMMC, 0,
179 1.1 jmcneill sdhc_intr, &sc->sc);
180 1.1 jmcneill if (sc->sc_ih == NULL) {
181 1.12 jmcneill aprint_error_dev(self, "couldn't establish interrupt on %s\n",
182 1.12 jmcneill intrstr);
183 1.1 jmcneill return;
184 1.1 jmcneill }
185 1.12 jmcneill aprint_normal_dev(self, "interrupting on %s\n", intrstr);
186 1.1 jmcneill
187 1.1 jmcneill error = sdhc_host_found(&sc->sc, sc->sc_bst, sc->sc_bsh, sc->sc_bsz);
188 1.1 jmcneill if (error) {
189 1.1 jmcneill aprint_error_dev(self, "couldn't initialize host, error = %d\n",
190 1.1 jmcneill error);
191 1.12 jmcneill fdtbus_intr_disestablish(faa->faa_phandle, sc->sc_ih);
192 1.1 jmcneill sc->sc_ih = NULL;
193 1.1 jmcneill return;
194 1.1 jmcneill }
195 1.1 jmcneill }
196 1.3 jmcneill
197 1.3 jmcneill static int
198 1.3 jmcneill tegra_sdhc_card_detect(struct sdhc_softc *ssc)
199 1.3 jmcneill {
200 1.3 jmcneill struct tegra_sdhc_softc *sc = device_private(ssc->sc_dev);
201 1.3 jmcneill
202 1.3 jmcneill KASSERT(sc->sc_pin_cd != NULL);
203 1.3 jmcneill
204 1.13 jmcneill return fdtbus_gpio_read(sc->sc_pin_cd);
205 1.3 jmcneill }
206 1.3 jmcneill
207 1.3 jmcneill static int
208 1.3 jmcneill tegra_sdhc_write_protect(struct sdhc_softc *ssc)
209 1.3 jmcneill {
210 1.3 jmcneill struct tegra_sdhc_softc *sc = device_private(ssc->sc_dev);
211 1.3 jmcneill
212 1.3 jmcneill KASSERT(sc->sc_pin_wp != NULL);
213 1.3 jmcneill
214 1.12 jmcneill return fdtbus_gpio_read(sc->sc_pin_wp);
215 1.3 jmcneill }
216