Home | History | Annotate | Line # | Download | only in nvidia
tegra_sdhc.c revision 1.15.2.1
      1  1.15.2.1  pgoyette /* $NetBSD: tegra_sdhc.c,v 1.15.2.1 2017/04/26 02:53:01 pgoyette Exp $ */
      2       1.1  jmcneill 
      3       1.1  jmcneill /*-
      4       1.1  jmcneill  * Copyright (c) 2015 Jared D. McNeill <jmcneill (at) invisible.ca>
      5       1.1  jmcneill  * All rights reserved.
      6       1.1  jmcneill  *
      7       1.1  jmcneill  * Redistribution and use in source and binary forms, with or without
      8       1.1  jmcneill  * modification, are permitted provided that the following conditions
      9       1.1  jmcneill  * are met:
     10       1.1  jmcneill  * 1. Redistributions of source code must retain the above copyright
     11       1.1  jmcneill  *    notice, this list of conditions and the following disclaimer.
     12       1.1  jmcneill  * 2. Redistributions in binary form must reproduce the above copyright
     13       1.1  jmcneill  *    notice, this list of conditions and the following disclaimer in the
     14       1.1  jmcneill  *    documentation and/or other materials provided with the distribution.
     15       1.1  jmcneill  *
     16       1.1  jmcneill  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17       1.1  jmcneill  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18       1.1  jmcneill  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19       1.1  jmcneill  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     20       1.1  jmcneill  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     21       1.1  jmcneill  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     22       1.1  jmcneill  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     23       1.1  jmcneill  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     24       1.1  jmcneill  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     25       1.1  jmcneill  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     26       1.1  jmcneill  * SUCH DAMAGE.
     27       1.1  jmcneill  */
     28       1.1  jmcneill 
     29  1.15.2.1  pgoyette #define	TEGRA_SDHC_NO_SDR104
     30  1.15.2.1  pgoyette 
     31       1.1  jmcneill #include "locators.h"
     32       1.1  jmcneill 
     33       1.1  jmcneill #include <sys/cdefs.h>
     34  1.15.2.1  pgoyette __KERNEL_RCSID(0, "$NetBSD: tegra_sdhc.c,v 1.15.2.1 2017/04/26 02:53:01 pgoyette Exp $");
     35       1.1  jmcneill 
     36       1.1  jmcneill #include <sys/param.h>
     37       1.1  jmcneill #include <sys/bus.h>
     38       1.1  jmcneill #include <sys/device.h>
     39       1.1  jmcneill #include <sys/intr.h>
     40       1.1  jmcneill #include <sys/systm.h>
     41       1.1  jmcneill #include <sys/kernel.h>
     42       1.1  jmcneill 
     43       1.1  jmcneill #include <dev/sdmmc/sdhcreg.h>
     44       1.1  jmcneill #include <dev/sdmmc/sdhcvar.h>
     45       1.1  jmcneill #include <dev/sdmmc/sdmmcvar.h>
     46       1.1  jmcneill 
     47      1.12  jmcneill #include <arm/nvidia/tegra_reg.h>
     48       1.1  jmcneill #include <arm/nvidia/tegra_var.h>
     49       1.1  jmcneill 
     50      1.12  jmcneill #include <dev/fdt/fdtvar.h>
     51      1.12  jmcneill 
     52       1.1  jmcneill static int	tegra_sdhc_match(device_t, cfdata_t, void *);
     53       1.1  jmcneill static void	tegra_sdhc_attach(device_t, device_t, void *);
     54       1.1  jmcneill 
     55       1.3  jmcneill static int	tegra_sdhc_card_detect(struct sdhc_softc *);
     56       1.3  jmcneill static int	tegra_sdhc_write_protect(struct sdhc_softc *);
     57  1.15.2.1  pgoyette static int	tegra_sdhc_signal_voltage(struct sdhc_softc *, int);
     58       1.3  jmcneill 
     59       1.1  jmcneill struct tegra_sdhc_softc {
     60       1.1  jmcneill 	struct sdhc_softc	sc;
     61       1.1  jmcneill 
     62      1.15  jmcneill 	struct clk		*sc_clk;
     63      1.15  jmcneill 	struct fdtbus_reset	*sc_rst;
     64       1.2  jmcneill 
     65       1.1  jmcneill 	bus_space_tag_t		sc_bst;
     66       1.1  jmcneill 	bus_space_handle_t	sc_bsh;
     67       1.1  jmcneill 	bus_size_t		sc_bsz;
     68       1.1  jmcneill 	struct sdhc_host	*sc_host;
     69       1.1  jmcneill 	void			*sc_ih;
     70       1.3  jmcneill 
     71      1.12  jmcneill 	struct fdtbus_gpio_pin	*sc_pin_cd;
     72      1.12  jmcneill 	struct fdtbus_gpio_pin	*sc_pin_power;
     73      1.12  jmcneill 	struct fdtbus_gpio_pin	*sc_pin_wp;
     74  1.15.2.1  pgoyette 
     75  1.15.2.1  pgoyette 	struct fdtbus_regulator	*sc_reg_vqmmc;
     76       1.1  jmcneill };
     77       1.1  jmcneill 
     78       1.1  jmcneill CFATTACH_DECL_NEW(tegra_sdhc, sizeof(struct tegra_sdhc_softc),
     79       1.1  jmcneill 	tegra_sdhc_match, tegra_sdhc_attach, NULL, NULL);
     80       1.1  jmcneill 
     81       1.1  jmcneill static int
     82       1.1  jmcneill tegra_sdhc_match(device_t parent, cfdata_t cf, void *aux)
     83       1.1  jmcneill {
     84      1.12  jmcneill 	const char * const compatible[] = { "nvidia,tegra124-sdhci", NULL };
     85      1.12  jmcneill 	struct fdt_attach_args * const faa = aux;
     86      1.12  jmcneill 
     87      1.12  jmcneill 	return of_match_compatible(faa->faa_phandle, compatible);
     88       1.1  jmcneill }
     89       1.1  jmcneill 
     90       1.1  jmcneill static void
     91       1.1  jmcneill tegra_sdhc_attach(device_t parent, device_t self, void *aux)
     92       1.1  jmcneill {
     93       1.1  jmcneill 	struct tegra_sdhc_softc * const sc = device_private(self);
     94      1.12  jmcneill 	struct fdt_attach_args * const faa = aux;
     95      1.12  jmcneill 	char intrstr[128];
     96      1.12  jmcneill 	bus_addr_t addr;
     97      1.12  jmcneill 	bus_size_t size;
     98      1.12  jmcneill 	u_int bus_width;
     99       1.2  jmcneill 	int error;
    100       1.1  jmcneill 
    101      1.12  jmcneill 	if (fdtbus_get_reg(faa->faa_phandle, 0, &addr, &size) != 0) {
    102      1.12  jmcneill 		aprint_error(": couldn't get registers\n");
    103      1.12  jmcneill 		return;
    104      1.12  jmcneill 	}
    105      1.12  jmcneill 
    106      1.14  jmcneill 	if (of_getprop_uint32(faa->faa_phandle, "bus-width", &bus_width))
    107      1.12  jmcneill 		bus_width = 4;
    108      1.12  jmcneill 
    109       1.1  jmcneill 	sc->sc.sc_dev = self;
    110      1.12  jmcneill 	sc->sc.sc_dmat = faa->faa_dmat;
    111       1.1  jmcneill 	sc->sc.sc_flags = SDHC_FLAG_32BIT_ACCESS |
    112       1.2  jmcneill 			  SDHC_FLAG_NO_PWR0 |
    113       1.2  jmcneill 			  SDHC_FLAG_NO_CLKBASE |
    114       1.8  jmcneill 			  SDHC_FLAG_NO_TIMEOUT |
    115       1.4  jmcneill 			  SDHC_FLAG_SINGLE_POWER_WRITE |
    116  1.15.2.1  pgoyette 			  SDHC_FLAG_NO_HS_BIT |
    117       1.9  jmcneill 			  SDHC_FLAG_USE_DMA |
    118       1.9  jmcneill 			  SDHC_FLAG_USE_ADMA2;
    119      1.12  jmcneill 	if (bus_width == 8) {
    120       1.1  jmcneill 		sc->sc.sc_flags |= SDHC_FLAG_8BIT_MODE;
    121       1.1  jmcneill 	}
    122       1.1  jmcneill 	sc->sc.sc_host = &sc->sc_host;
    123       1.1  jmcneill 
    124      1.12  jmcneill 	sc->sc_bst = faa->faa_bst;
    125      1.12  jmcneill 	error = bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh);
    126      1.12  jmcneill 	if (error) {
    127      1.12  jmcneill 		aprint_error(": couldn't map %#llx: %d", (uint64_t)addr, error);
    128      1.12  jmcneill 		return;
    129      1.12  jmcneill 	}
    130      1.12  jmcneill 	sc->sc_bsz = size;
    131      1.12  jmcneill 
    132  1.15.2.1  pgoyette #ifdef TEGRA_SDHC_NO_SDR104
    133  1.15.2.1  pgoyette 	/* XXX SDR104 requires a custom tuning method on Tegra K1 */
    134  1.15.2.1  pgoyette 	sc->sc.sc_flags |= SDHC_FLAG_HOSTCAPS;
    135  1.15.2.1  pgoyette 	sc->sc.sc_caps = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
    136  1.15.2.1  pgoyette 	    SDHC_CAPABILITIES);
    137  1.15.2.1  pgoyette 	sc->sc.sc_caps2 = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
    138  1.15.2.1  pgoyette 	    SDHC_CAPABILITIES2);
    139  1.15.2.1  pgoyette 	sc->sc.sc_caps2 &= ~SDHC_SDR104_SUPP;
    140  1.15.2.1  pgoyette #endif
    141  1.15.2.1  pgoyette 
    142      1.12  jmcneill 	sc->sc_pin_power = fdtbus_gpio_acquire(faa->faa_phandle,
    143      1.12  jmcneill 	    "power-gpios", GPIO_PIN_OUTPUT);
    144      1.12  jmcneill 	if (sc->sc_pin_power)
    145      1.12  jmcneill 		fdtbus_gpio_write(sc->sc_pin_power, 1);
    146      1.12  jmcneill 
    147      1.12  jmcneill 	sc->sc_pin_cd = fdtbus_gpio_acquire(faa->faa_phandle,
    148      1.12  jmcneill 	    "cd-gpios", GPIO_PIN_INPUT);
    149      1.12  jmcneill 	sc->sc_pin_wp = fdtbus_gpio_acquire(faa->faa_phandle,
    150      1.12  jmcneill 	    "wp-gpios", GPIO_PIN_INPUT);
    151       1.3  jmcneill 
    152      1.11  jmcneill 	if (sc->sc_pin_cd) {
    153       1.3  jmcneill 		sc->sc.sc_vendor_card_detect = tegra_sdhc_card_detect;
    154      1.11  jmcneill 		sc->sc.sc_flags |= SDHC_FLAG_POLL_CARD_DET;
    155      1.11  jmcneill 	}
    156      1.12  jmcneill 	if (sc->sc_pin_wp) {
    157       1.3  jmcneill 		sc->sc.sc_vendor_write_protect = tegra_sdhc_write_protect;
    158      1.12  jmcneill 	}
    159       1.3  jmcneill 
    160  1.15.2.1  pgoyette 	sc->sc_reg_vqmmc = fdtbus_regulator_acquire(faa->faa_phandle,
    161  1.15.2.1  pgoyette 	    "vqmmc-supply");
    162  1.15.2.1  pgoyette 	if (sc->sc_reg_vqmmc) {
    163  1.15.2.1  pgoyette 		sc->sc.sc_vendor_signal_voltage = tegra_sdhc_signal_voltage;
    164  1.15.2.1  pgoyette 	}
    165  1.15.2.1  pgoyette 
    166      1.15  jmcneill 	sc->sc_clk = fdtbus_clock_get_index(faa->faa_phandle, 0);
    167      1.15  jmcneill 	if (sc->sc_clk == NULL) {
    168      1.15  jmcneill 		aprint_error(": couldn't get clock\n");
    169      1.15  jmcneill 		return;
    170      1.15  jmcneill 	}
    171      1.15  jmcneill 	sc->sc_rst = fdtbus_reset_get(faa->faa_phandle, "sdhci");
    172      1.15  jmcneill 	if (sc->sc_rst == NULL) {
    173      1.15  jmcneill 		aprint_error(": couldn't get reset\n");
    174      1.15  jmcneill 		return;
    175      1.15  jmcneill 	}
    176      1.15  jmcneill 
    177      1.15  jmcneill 	fdtbus_reset_assert(sc->sc_rst);
    178  1.15.2.1  pgoyette #ifdef TEGRA_SDHC_NO_SDR104
    179  1.15.2.1  pgoyette 	error = clk_set_rate(sc->sc_clk, 100000000);
    180  1.15.2.1  pgoyette #else
    181      1.15  jmcneill 	error = clk_set_rate(sc->sc_clk, 204000000);
    182  1.15.2.1  pgoyette #endif
    183      1.15  jmcneill 	if (error) {
    184      1.15  jmcneill 		aprint_error(": couldn't set frequency: %d\n", error);
    185      1.15  jmcneill 		return;
    186      1.15  jmcneill 	}
    187      1.15  jmcneill 	error = clk_enable(sc->sc_clk);
    188      1.15  jmcneill 	if (error) {
    189      1.15  jmcneill 		aprint_error(": couldn't enable clock: %d\n", error);
    190      1.15  jmcneill 		return;
    191      1.15  jmcneill 	}
    192      1.15  jmcneill 	fdtbus_reset_deassert(sc->sc_rst);
    193      1.15  jmcneill 
    194      1.15  jmcneill 	sc->sc.sc_clkbase = clk_get_rate(sc->sc_clk) / 1000;
    195       1.1  jmcneill 
    196       1.1  jmcneill 	aprint_naive("\n");
    197  1.15.2.1  pgoyette 	aprint_normal(": SDMMC (%u kHz)\n", sc->sc.sc_clkbase);
    198       1.1  jmcneill 
    199       1.1  jmcneill 	if (sc->sc.sc_clkbase == 0) {
    200       1.1  jmcneill 		aprint_error_dev(self, "couldn't determine frequency\n");
    201       1.1  jmcneill 		return;
    202       1.1  jmcneill 	}
    203       1.1  jmcneill 
    204      1.12  jmcneill 	if (!fdtbus_intr_str(faa->faa_phandle, 0, intrstr, sizeof(intrstr))) {
    205      1.12  jmcneill 		aprint_error_dev(self, "failed to decode interrupt\n");
    206      1.12  jmcneill 		return;
    207      1.12  jmcneill 	}
    208      1.12  jmcneill 
    209      1.12  jmcneill 	sc->sc_ih = fdtbus_intr_establish(faa->faa_phandle, 0, IPL_SDMMC, 0,
    210       1.1  jmcneill 	    sdhc_intr, &sc->sc);
    211       1.1  jmcneill 	if (sc->sc_ih == NULL) {
    212      1.12  jmcneill 		aprint_error_dev(self, "couldn't establish interrupt on %s\n",
    213      1.12  jmcneill 		    intrstr);
    214       1.1  jmcneill 		return;
    215       1.1  jmcneill 	}
    216      1.12  jmcneill 	aprint_normal_dev(self, "interrupting on %s\n", intrstr);
    217       1.1  jmcneill 
    218       1.1  jmcneill 	error = sdhc_host_found(&sc->sc, sc->sc_bst, sc->sc_bsh, sc->sc_bsz);
    219       1.1  jmcneill 	if (error) {
    220       1.1  jmcneill 		aprint_error_dev(self, "couldn't initialize host, error = %d\n",
    221       1.1  jmcneill 		    error);
    222      1.12  jmcneill 		fdtbus_intr_disestablish(faa->faa_phandle, sc->sc_ih);
    223       1.1  jmcneill 		sc->sc_ih = NULL;
    224       1.1  jmcneill 		return;
    225       1.1  jmcneill 	}
    226       1.1  jmcneill }
    227       1.3  jmcneill 
    228       1.3  jmcneill static int
    229       1.3  jmcneill tegra_sdhc_card_detect(struct sdhc_softc *ssc)
    230       1.3  jmcneill {
    231       1.3  jmcneill 	struct tegra_sdhc_softc *sc = device_private(ssc->sc_dev);
    232       1.3  jmcneill 
    233       1.3  jmcneill 	KASSERT(sc->sc_pin_cd != NULL);
    234       1.3  jmcneill 
    235      1.13  jmcneill 	return fdtbus_gpio_read(sc->sc_pin_cd);
    236       1.3  jmcneill }
    237       1.3  jmcneill 
    238       1.3  jmcneill static int
    239       1.3  jmcneill tegra_sdhc_write_protect(struct sdhc_softc *ssc)
    240       1.3  jmcneill {
    241       1.3  jmcneill 	struct tegra_sdhc_softc *sc = device_private(ssc->sc_dev);
    242       1.3  jmcneill 
    243       1.3  jmcneill 	KASSERT(sc->sc_pin_wp != NULL);
    244       1.3  jmcneill 
    245      1.12  jmcneill 	return fdtbus_gpio_read(sc->sc_pin_wp);
    246       1.3  jmcneill }
    247  1.15.2.1  pgoyette 
    248  1.15.2.1  pgoyette static int
    249  1.15.2.1  pgoyette tegra_sdhc_signal_voltage(struct sdhc_softc *ssc, int signal_voltage)
    250  1.15.2.1  pgoyette {
    251  1.15.2.1  pgoyette 	struct tegra_sdhc_softc *sc = device_private(ssc->sc_dev);
    252  1.15.2.1  pgoyette 	u_int uvol;
    253  1.15.2.1  pgoyette 	int error;
    254  1.15.2.1  pgoyette 
    255  1.15.2.1  pgoyette 	KASSERT(sc->sc_reg_vqmmc != NULL);
    256  1.15.2.1  pgoyette 
    257  1.15.2.1  pgoyette 	switch (signal_voltage) {
    258  1.15.2.1  pgoyette 	case SDMMC_SIGNAL_VOLTAGE_330:
    259  1.15.2.1  pgoyette 		uvol = 3300000;
    260  1.15.2.1  pgoyette 		break;
    261  1.15.2.1  pgoyette 	case SDMMC_SIGNAL_VOLTAGE_180:
    262  1.15.2.1  pgoyette 		uvol = 1800000;
    263  1.15.2.1  pgoyette 		break;
    264  1.15.2.1  pgoyette 	default:
    265  1.15.2.1  pgoyette 		return EINVAL;
    266  1.15.2.1  pgoyette 	}
    267  1.15.2.1  pgoyette 
    268  1.15.2.1  pgoyette 	error = fdtbus_regulator_set_voltage(sc->sc_reg_vqmmc, uvol, uvol);
    269  1.15.2.1  pgoyette 	if (error != 0)
    270  1.15.2.1  pgoyette 		return error;
    271  1.15.2.1  pgoyette 
    272  1.15.2.1  pgoyette 	return fdtbus_regulator_enable(sc->sc_reg_vqmmc);
    273  1.15.2.1  pgoyette }
    274