tegra_sdhc.c revision 1.21.2.2 1 1.21.2.2 jdolecek /* $NetBSD: tegra_sdhc.c,v 1.21.2.2 2017/12/03 11:35:54 jdolecek Exp $ */
2 1.21.2.2 jdolecek
3 1.21.2.2 jdolecek /*-
4 1.21.2.2 jdolecek * Copyright (c) 2015 Jared D. McNeill <jmcneill (at) invisible.ca>
5 1.21.2.2 jdolecek * All rights reserved.
6 1.21.2.2 jdolecek *
7 1.21.2.2 jdolecek * Redistribution and use in source and binary forms, with or without
8 1.21.2.2 jdolecek * modification, are permitted provided that the following conditions
9 1.21.2.2 jdolecek * are met:
10 1.21.2.2 jdolecek * 1. Redistributions of source code must retain the above copyright
11 1.21.2.2 jdolecek * notice, this list of conditions and the following disclaimer.
12 1.21.2.2 jdolecek * 2. Redistributions in binary form must reproduce the above copyright
13 1.21.2.2 jdolecek * notice, this list of conditions and the following disclaimer in the
14 1.21.2.2 jdolecek * documentation and/or other materials provided with the distribution.
15 1.21.2.2 jdolecek *
16 1.21.2.2 jdolecek * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.21.2.2 jdolecek * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.21.2.2 jdolecek * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.21.2.2 jdolecek * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.21.2.2 jdolecek * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.21.2.2 jdolecek * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.21.2.2 jdolecek * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.21.2.2 jdolecek * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.21.2.2 jdolecek * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.21.2.2 jdolecek * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.21.2.2 jdolecek * SUCH DAMAGE.
27 1.21.2.2 jdolecek */
28 1.21.2.2 jdolecek
29 1.21.2.2 jdolecek #define TEGRA_SDHC_NO_SDR104
30 1.21.2.2 jdolecek
31 1.21.2.2 jdolecek #include "locators.h"
32 1.21.2.2 jdolecek
33 1.21.2.2 jdolecek #include <sys/cdefs.h>
34 1.21.2.2 jdolecek __KERNEL_RCSID(0, "$NetBSD: tegra_sdhc.c,v 1.21.2.2 2017/12/03 11:35:54 jdolecek Exp $");
35 1.21.2.2 jdolecek
36 1.21.2.2 jdolecek #include <sys/param.h>
37 1.21.2.2 jdolecek #include <sys/bus.h>
38 1.21.2.2 jdolecek #include <sys/device.h>
39 1.21.2.2 jdolecek #include <sys/intr.h>
40 1.21.2.2 jdolecek #include <sys/systm.h>
41 1.21.2.2 jdolecek #include <sys/kernel.h>
42 1.21.2.2 jdolecek
43 1.21.2.2 jdolecek #include <dev/sdmmc/sdhcreg.h>
44 1.21.2.2 jdolecek #include <dev/sdmmc/sdhcvar.h>
45 1.21.2.2 jdolecek #include <dev/sdmmc/sdmmcvar.h>
46 1.21.2.2 jdolecek
47 1.21.2.2 jdolecek #include <arm/nvidia/tegra_reg.h>
48 1.21.2.2 jdolecek #include <arm/nvidia/tegra_var.h>
49 1.21.2.2 jdolecek
50 1.21.2.2 jdolecek #include <dev/fdt/fdtvar.h>
51 1.21.2.2 jdolecek
52 1.21.2.2 jdolecek static int tegra_sdhc_match(device_t, cfdata_t, void *);
53 1.21.2.2 jdolecek static void tegra_sdhc_attach(device_t, device_t, void *);
54 1.21.2.2 jdolecek
55 1.21.2.2 jdolecek static int tegra_sdhc_card_detect(struct sdhc_softc *);
56 1.21.2.2 jdolecek static int tegra_sdhc_write_protect(struct sdhc_softc *);
57 1.21.2.2 jdolecek static int tegra_sdhc_signal_voltage(struct sdhc_softc *, int);
58 1.21.2.2 jdolecek
59 1.21.2.2 jdolecek struct tegra_sdhc_softc {
60 1.21.2.2 jdolecek struct sdhc_softc sc;
61 1.21.2.2 jdolecek
62 1.21.2.2 jdolecek struct clk *sc_clk;
63 1.21.2.2 jdolecek struct fdtbus_reset *sc_rst;
64 1.21.2.2 jdolecek
65 1.21.2.2 jdolecek bus_space_tag_t sc_bst;
66 1.21.2.2 jdolecek bus_space_handle_t sc_bsh;
67 1.21.2.2 jdolecek bus_size_t sc_bsz;
68 1.21.2.2 jdolecek struct sdhc_host *sc_host;
69 1.21.2.2 jdolecek void *sc_ih;
70 1.21.2.2 jdolecek
71 1.21.2.2 jdolecek struct fdtbus_gpio_pin *sc_pin_cd;
72 1.21.2.2 jdolecek struct fdtbus_gpio_pin *sc_pin_power;
73 1.21.2.2 jdolecek struct fdtbus_gpio_pin *sc_pin_wp;
74 1.21.2.2 jdolecek
75 1.21.2.2 jdolecek struct fdtbus_regulator *sc_reg_vqmmc;
76 1.21.2.2 jdolecek };
77 1.21.2.2 jdolecek
78 1.21.2.2 jdolecek CFATTACH_DECL_NEW(tegra_sdhc, sizeof(struct tegra_sdhc_softc),
79 1.21.2.2 jdolecek tegra_sdhc_match, tegra_sdhc_attach, NULL, NULL);
80 1.21.2.2 jdolecek
81 1.21.2.2 jdolecek static int
82 1.21.2.2 jdolecek tegra_sdhc_match(device_t parent, cfdata_t cf, void *aux)
83 1.21.2.2 jdolecek {
84 1.21.2.2 jdolecek const char * const compatible[] = {
85 1.21.2.2 jdolecek "nvidia,tegra210-sdhci",
86 1.21.2.2 jdolecek "nvidia,tegra124-sdhci",
87 1.21.2.2 jdolecek NULL
88 1.21.2.2 jdolecek };
89 1.21.2.2 jdolecek struct fdt_attach_args * const faa = aux;
90 1.21.2.2 jdolecek
91 1.21.2.2 jdolecek return of_match_compatible(faa->faa_phandle, compatible);
92 1.21.2.2 jdolecek }
93 1.21.2.2 jdolecek
94 1.21.2.2 jdolecek static void
95 1.21.2.2 jdolecek tegra_sdhc_attach(device_t parent, device_t self, void *aux)
96 1.21.2.2 jdolecek {
97 1.21.2.2 jdolecek struct tegra_sdhc_softc * const sc = device_private(self);
98 1.21.2.2 jdolecek struct fdt_attach_args * const faa = aux;
99 1.21.2.2 jdolecek char intrstr[128];
100 1.21.2.2 jdolecek bus_addr_t addr;
101 1.21.2.2 jdolecek bus_size_t size;
102 1.21.2.2 jdolecek u_int bus_width;
103 1.21.2.2 jdolecek int error;
104 1.21.2.2 jdolecek
105 1.21.2.2 jdolecek if (fdtbus_get_reg(faa->faa_phandle, 0, &addr, &size) != 0) {
106 1.21.2.2 jdolecek aprint_error(": couldn't get registers\n");
107 1.21.2.2 jdolecek return;
108 1.21.2.2 jdolecek }
109 1.21.2.2 jdolecek
110 1.21.2.2 jdolecek if (of_getprop_uint32(faa->faa_phandle, "bus-width", &bus_width))
111 1.21.2.2 jdolecek bus_width = 4;
112 1.21.2.2 jdolecek
113 1.21.2.2 jdolecek sc->sc.sc_dev = self;
114 1.21.2.2 jdolecek sc->sc.sc_dmat = faa->faa_dmat;
115 1.21.2.2 jdolecek sc->sc.sc_flags = SDHC_FLAG_32BIT_ACCESS |
116 1.21.2.2 jdolecek SDHC_FLAG_NO_PWR0 |
117 1.21.2.2 jdolecek SDHC_FLAG_NO_CLKBASE |
118 1.21.2.2 jdolecek SDHC_FLAG_NO_TIMEOUT |
119 1.21.2.2 jdolecek SDHC_FLAG_SINGLE_POWER_WRITE |
120 1.21.2.2 jdolecek SDHC_FLAG_NO_HS_BIT |
121 1.21.2.2 jdolecek SDHC_FLAG_USE_DMA |
122 1.21.2.2 jdolecek SDHC_FLAG_USE_ADMA2;
123 1.21.2.2 jdolecek if (bus_width == 8) {
124 1.21.2.2 jdolecek sc->sc.sc_flags |= SDHC_FLAG_8BIT_MODE;
125 1.21.2.2 jdolecek }
126 1.21.2.2 jdolecek sc->sc.sc_host = &sc->sc_host;
127 1.21.2.2 jdolecek
128 1.21.2.2 jdolecek sc->sc_bst = faa->faa_bst;
129 1.21.2.2 jdolecek error = bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh);
130 1.21.2.2 jdolecek if (error) {
131 1.21.2.2 jdolecek aprint_error(": couldn't map %#llx: %d", (uint64_t)addr, error);
132 1.21.2.2 jdolecek return;
133 1.21.2.2 jdolecek }
134 1.21.2.2 jdolecek sc->sc_bsz = size;
135 1.21.2.2 jdolecek
136 1.21.2.2 jdolecek #ifdef TEGRA_SDHC_NO_SDR104
137 1.21.2.2 jdolecek /* XXX SDR104 requires a custom tuning method on Tegra K1 */
138 1.21.2.2 jdolecek sc->sc.sc_flags |= SDHC_FLAG_HOSTCAPS;
139 1.21.2.2 jdolecek sc->sc.sc_caps = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
140 1.21.2.2 jdolecek SDHC_CAPABILITIES);
141 1.21.2.2 jdolecek sc->sc.sc_caps2 = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
142 1.21.2.2 jdolecek SDHC_CAPABILITIES2);
143 1.21.2.2 jdolecek sc->sc.sc_caps2 &= ~SDHC_SDR104_SUPP;
144 1.21.2.2 jdolecek #endif
145 1.21.2.2 jdolecek
146 1.21.2.2 jdolecek sc->sc_pin_power = fdtbus_gpio_acquire(faa->faa_phandle,
147 1.21.2.2 jdolecek "power-gpios", GPIO_PIN_OUTPUT);
148 1.21.2.2 jdolecek if (sc->sc_pin_power)
149 1.21.2.2 jdolecek fdtbus_gpio_write(sc->sc_pin_power, 1);
150 1.21.2.2 jdolecek
151 1.21.2.2 jdolecek sc->sc_pin_cd = fdtbus_gpio_acquire(faa->faa_phandle,
152 1.21.2.2 jdolecek "cd-gpios", GPIO_PIN_INPUT);
153 1.21.2.2 jdolecek sc->sc_pin_wp = fdtbus_gpio_acquire(faa->faa_phandle,
154 1.21.2.2 jdolecek "wp-gpios", GPIO_PIN_INPUT);
155 1.21.2.2 jdolecek
156 1.21.2.2 jdolecek if (sc->sc_pin_cd) {
157 1.21.2.2 jdolecek sc->sc.sc_vendor_card_detect = tegra_sdhc_card_detect;
158 1.21.2.2 jdolecek sc->sc.sc_flags |= SDHC_FLAG_POLL_CARD_DET;
159 1.21.2.2 jdolecek }
160 1.21.2.2 jdolecek if (sc->sc_pin_wp) {
161 1.21.2.2 jdolecek sc->sc.sc_vendor_write_protect = tegra_sdhc_write_protect;
162 1.21.2.2 jdolecek }
163 1.21.2.2 jdolecek
164 1.21.2.2 jdolecek sc->sc_reg_vqmmc = fdtbus_regulator_acquire(faa->faa_phandle,
165 1.21.2.2 jdolecek "vqmmc-supply");
166 1.21.2.2 jdolecek if (sc->sc_reg_vqmmc) {
167 1.21.2.2 jdolecek sc->sc.sc_vendor_signal_voltage = tegra_sdhc_signal_voltage;
168 1.21.2.2 jdolecek } else {
169 1.21.2.2 jdolecek /* Regulator required for UHS signaling */
170 1.21.2.2 jdolecek sc->sc.sc_flags |= SDHC_FLAG_HOSTCAPS;
171 1.21.2.2 jdolecek sc->sc.sc_caps = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
172 1.21.2.2 jdolecek SDHC_CAPABILITIES);
173 1.21.2.2 jdolecek sc->sc.sc_caps2 = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
174 1.21.2.2 jdolecek SDHC_CAPABILITIES2);
175 1.21.2.2 jdolecek sc->sc.sc_caps2 &= ~(SDHC_SDR50_SUPP|SDHC_SDR104_SUPP|SDHC_DDR50_SUPP);
176 1.21.2.2 jdolecek }
177 1.21.2.2 jdolecek
178 1.21.2.2 jdolecek sc->sc_clk = fdtbus_clock_get_index(faa->faa_phandle, 0);
179 1.21.2.2 jdolecek if (sc->sc_clk == NULL) {
180 1.21.2.2 jdolecek aprint_error(": couldn't get clock\n");
181 1.21.2.2 jdolecek return;
182 1.21.2.2 jdolecek }
183 1.21.2.2 jdolecek sc->sc_rst = fdtbus_reset_get(faa->faa_phandle, "sdhci");
184 1.21.2.2 jdolecek if (sc->sc_rst == NULL) {
185 1.21.2.2 jdolecek aprint_error(": couldn't get reset\n");
186 1.21.2.2 jdolecek return;
187 1.21.2.2 jdolecek }
188 1.21.2.2 jdolecek
189 1.21.2.2 jdolecek fdtbus_reset_assert(sc->sc_rst);
190 1.21.2.2 jdolecek #ifdef TEGRA_SDHC_NO_SDR104
191 1.21.2.2 jdolecek error = clk_set_rate(sc->sc_clk, 100000000);
192 1.21.2.2 jdolecek #else
193 1.21.2.2 jdolecek error = clk_set_rate(sc->sc_clk, 204000000);
194 1.21.2.2 jdolecek #endif
195 1.21.2.2 jdolecek if (error) {
196 1.21.2.2 jdolecek aprint_error(": couldn't set frequency: %d\n", error);
197 1.21.2.2 jdolecek return;
198 1.21.2.2 jdolecek }
199 1.21.2.2 jdolecek error = clk_enable(sc->sc_clk);
200 1.21.2.2 jdolecek if (error) {
201 1.21.2.2 jdolecek aprint_error(": couldn't enable clock: %d\n", error);
202 1.21.2.2 jdolecek return;
203 1.21.2.2 jdolecek }
204 1.21.2.2 jdolecek fdtbus_reset_deassert(sc->sc_rst);
205 1.21.2.2 jdolecek
206 1.21.2.2 jdolecek sc->sc.sc_clkbase = clk_get_rate(sc->sc_clk) / 1000;
207 1.21.2.2 jdolecek
208 1.21.2.2 jdolecek aprint_naive("\n");
209 1.21.2.2 jdolecek aprint_normal(": SDMMC (%u kHz)\n", sc->sc.sc_clkbase);
210 1.21.2.2 jdolecek
211 1.21.2.2 jdolecek if (sc->sc.sc_clkbase == 0) {
212 1.21.2.2 jdolecek aprint_error_dev(self, "couldn't determine frequency\n");
213 1.21.2.2 jdolecek return;
214 1.21.2.2 jdolecek }
215 1.21.2.2 jdolecek
216 1.21.2.2 jdolecek if (!fdtbus_intr_str(faa->faa_phandle, 0, intrstr, sizeof(intrstr))) {
217 1.21.2.2 jdolecek aprint_error_dev(self, "failed to decode interrupt\n");
218 1.21.2.2 jdolecek return;
219 1.21.2.2 jdolecek }
220 1.21.2.2 jdolecek
221 1.21.2.2 jdolecek sc->sc_ih = fdtbus_intr_establish(faa->faa_phandle, 0, IPL_SDMMC, 0,
222 1.21.2.2 jdolecek sdhc_intr, &sc->sc);
223 1.21.2.2 jdolecek if (sc->sc_ih == NULL) {
224 1.21.2.2 jdolecek aprint_error_dev(self, "couldn't establish interrupt on %s\n",
225 1.21.2.2 jdolecek intrstr);
226 1.21.2.2 jdolecek return;
227 1.21.2.2 jdolecek }
228 1.21.2.2 jdolecek aprint_normal_dev(self, "interrupting on %s\n", intrstr);
229 1.21.2.2 jdolecek
230 1.21.2.2 jdolecek error = sdhc_host_found(&sc->sc, sc->sc_bst, sc->sc_bsh, sc->sc_bsz);
231 1.21.2.2 jdolecek if (error) {
232 1.21.2.2 jdolecek aprint_error_dev(self, "couldn't initialize host, error = %d\n",
233 1.21.2.2 jdolecek error);
234 1.21.2.2 jdolecek fdtbus_intr_disestablish(faa->faa_phandle, sc->sc_ih);
235 1.21.2.2 jdolecek sc->sc_ih = NULL;
236 1.21.2.2 jdolecek return;
237 1.21.2.2 jdolecek }
238 1.21.2.2 jdolecek }
239 1.21.2.2 jdolecek
240 1.21.2.2 jdolecek static int
241 1.21.2.2 jdolecek tegra_sdhc_card_detect(struct sdhc_softc *ssc)
242 1.21.2.2 jdolecek {
243 1.21.2.2 jdolecek struct tegra_sdhc_softc *sc = device_private(ssc->sc_dev);
244 1.21.2.2 jdolecek
245 1.21.2.2 jdolecek KASSERT(sc->sc_pin_cd != NULL);
246 1.21.2.2 jdolecek
247 1.21.2.2 jdolecek return fdtbus_gpio_read(sc->sc_pin_cd);
248 1.21.2.2 jdolecek }
249 1.21.2.2 jdolecek
250 1.21.2.2 jdolecek static int
251 1.21.2.2 jdolecek tegra_sdhc_write_protect(struct sdhc_softc *ssc)
252 1.21.2.2 jdolecek {
253 1.21.2.2 jdolecek struct tegra_sdhc_softc *sc = device_private(ssc->sc_dev);
254 1.21.2.2 jdolecek
255 1.21.2.2 jdolecek KASSERT(sc->sc_pin_wp != NULL);
256 1.21.2.2 jdolecek
257 1.21.2.2 jdolecek return fdtbus_gpio_read(sc->sc_pin_wp);
258 1.21.2.2 jdolecek }
259 1.21.2.2 jdolecek
260 1.21.2.2 jdolecek static int
261 1.21.2.2 jdolecek tegra_sdhc_signal_voltage(struct sdhc_softc *ssc, int signal_voltage)
262 1.21.2.2 jdolecek {
263 1.21.2.2 jdolecek struct tegra_sdhc_softc *sc = device_private(ssc->sc_dev);
264 1.21.2.2 jdolecek u_int uvol;
265 1.21.2.2 jdolecek int error;
266 1.21.2.2 jdolecek
267 1.21.2.2 jdolecek KASSERT(sc->sc_reg_vqmmc != NULL);
268 1.21.2.2 jdolecek
269 1.21.2.2 jdolecek switch (signal_voltage) {
270 1.21.2.2 jdolecek case SDMMC_SIGNAL_VOLTAGE_330:
271 1.21.2.2 jdolecek uvol = 3300000;
272 1.21.2.2 jdolecek break;
273 1.21.2.2 jdolecek case SDMMC_SIGNAL_VOLTAGE_180:
274 1.21.2.2 jdolecek uvol = 1800000;
275 1.21.2.2 jdolecek break;
276 1.21.2.2 jdolecek default:
277 1.21.2.2 jdolecek return EINVAL;
278 1.21.2.2 jdolecek }
279 1.21.2.2 jdolecek
280 1.21.2.2 jdolecek error = fdtbus_regulator_set_voltage(sc->sc_reg_vqmmc, uvol, uvol);
281 1.21.2.2 jdolecek if (error != 0)
282 1.21.2.2 jdolecek return error;
283 1.21.2.2 jdolecek
284 1.21.2.2 jdolecek return fdtbus_regulator_enable(sc->sc_reg_vqmmc);
285 1.21.2.2 jdolecek }
286