tegra_usbphy.c revision 1.1 1 1.1 jmcneill /* $NetBSD: tegra_usbphy.c,v 1.1 2015/10/21 20:02:12 jmcneill Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2015 Jared D. McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill #include "locators.h"
30 1.1 jmcneill
31 1.1 jmcneill #include <sys/cdefs.h>
32 1.1 jmcneill __KERNEL_RCSID(0, "$NetBSD: tegra_usbphy.c,v 1.1 2015/10/21 20:02:12 jmcneill Exp $");
33 1.1 jmcneill
34 1.1 jmcneill #include <sys/param.h>
35 1.1 jmcneill #include <sys/bus.h>
36 1.1 jmcneill #include <sys/device.h>
37 1.1 jmcneill #include <sys/intr.h>
38 1.1 jmcneill #include <sys/systm.h>
39 1.1 jmcneill #include <sys/kernel.h>
40 1.1 jmcneill
41 1.1 jmcneill #include <arm/nvidia/tegra_var.h>
42 1.1 jmcneill #include <arm/nvidia/tegra_usbreg.h>
43 1.1 jmcneill
44 1.1 jmcneill static int tegra_usbphy_match(device_t, cfdata_t, void *);
45 1.1 jmcneill static void tegra_usbphy_attach(device_t, device_t, void *);
46 1.1 jmcneill
47 1.1 jmcneill struct tegra_usbphy_softc {
48 1.1 jmcneill device_t sc_dev;
49 1.1 jmcneill bus_space_tag_t sc_bst;
50 1.1 jmcneill bus_space_handle_t sc_bsh;
51 1.1 jmcneill u_int sc_port;
52 1.1 jmcneill
53 1.1 jmcneill struct tegra_gpio_pin *sc_pin_vbus;
54 1.1 jmcneill uint8_t sc_hssync_start_delay;
55 1.1 jmcneill uint8_t sc_idle_wait_delay;
56 1.1 jmcneill uint8_t sc_elastic_limit;
57 1.1 jmcneill uint8_t sc_term_range_adj;
58 1.1 jmcneill uint8_t sc_xcvr_setup;
59 1.1 jmcneill uint8_t sc_xcvr_lsfslew;
60 1.1 jmcneill uint8_t sc_xcvr_lsrslew;
61 1.1 jmcneill uint8_t sc_hssquelch_level;
62 1.1 jmcneill uint8_t sc_hsdiscon_level;
63 1.1 jmcneill uint8_t sc_xcvr_hsslew;
64 1.1 jmcneill };
65 1.1 jmcneill
66 1.1 jmcneill static int tegra_usbphy_parse_properties(struct tegra_usbphy_softc *);
67 1.1 jmcneill static void tegra_usbphy_utmip_init(struct tegra_usbphy_softc *);
68 1.1 jmcneill
69 1.1 jmcneill CFATTACH_DECL_NEW(tegra_usbphy, sizeof(struct tegra_usbphy_softc),
70 1.1 jmcneill tegra_usbphy_match, tegra_usbphy_attach, NULL, NULL);
71 1.1 jmcneill
72 1.1 jmcneill static int
73 1.1 jmcneill tegra_usbphy_match(device_t parent, cfdata_t cf, void *aux)
74 1.1 jmcneill {
75 1.1 jmcneill return 1;
76 1.1 jmcneill }
77 1.1 jmcneill
78 1.1 jmcneill static void
79 1.1 jmcneill tegra_usbphy_attach(device_t parent, device_t self, void *aux)
80 1.1 jmcneill {
81 1.1 jmcneill struct tegra_usbphy_softc * const sc = device_private(self);
82 1.1 jmcneill struct tegraio_attach_args * const tio = aux;
83 1.1 jmcneill const struct tegra_locators * const loc = &tio->tio_loc;
84 1.1 jmcneill prop_dictionary_t prop = device_properties(self);
85 1.1 jmcneill const char *pin;
86 1.1 jmcneill
87 1.1 jmcneill sc->sc_dev = self;
88 1.1 jmcneill sc->sc_bst = tio->tio_bst;
89 1.1 jmcneill bus_space_subregion(tio->tio_bst, tio->tio_bsh,
90 1.1 jmcneill loc->loc_offset, loc->loc_size, &sc->sc_bsh);
91 1.1 jmcneill sc->sc_port = loc->loc_port;
92 1.1 jmcneill
93 1.1 jmcneill aprint_naive("\n");
94 1.1 jmcneill aprint_normal(": USB PHY%d\n", loc->loc_port + 1);
95 1.1 jmcneill
96 1.1 jmcneill if (tegra_usbphy_parse_properties(sc) != 0)
97 1.1 jmcneill return;
98 1.1 jmcneill
99 1.1 jmcneill tegra_car_periph_usb_enable(sc->sc_port);
100 1.1 jmcneill delay(2);
101 1.1 jmcneill
102 1.1 jmcneill tegra_usbphy_utmip_init(sc);
103 1.1 jmcneill
104 1.1 jmcneill if (prop_dictionary_get_cstring_nocopy(prop, "vbus-gpio", &pin)) {
105 1.1 jmcneill const uint32_t v = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
106 1.1 jmcneill TEGRA_EHCI_PHY_VBUS_SENSORS_REG);
107 1.1 jmcneill if ((v & TEGRA_EHCI_PHY_VBUS_SENSORS_A_VBUS_VLD_STS) == 0) {
108 1.1 jmcneill sc->sc_pin_vbus = tegra_gpio_acquire(pin,
109 1.1 jmcneill GPIO_PIN_OUTPUT | GPIO_PIN_OPENDRAIN);
110 1.1 jmcneill if (sc->sc_pin_vbus)
111 1.1 jmcneill tegra_gpio_write(sc->sc_pin_vbus, 1);
112 1.1 jmcneill } else {
113 1.1 jmcneill aprint_normal_dev(self, "VBUS input active\n");
114 1.1 jmcneill }
115 1.1 jmcneill }
116 1.1 jmcneill }
117 1.1 jmcneill
118 1.1 jmcneill static int
119 1.1 jmcneill tegra_usbphy_parse_properties(struct tegra_usbphy_softc *sc)
120 1.1 jmcneill {
121 1.1 jmcneill #define PROPGET(k, v) \
122 1.1 jmcneill if (prop_dictionary_get_uint8(prop, (k), (v)) == false) { \
123 1.1 jmcneill aprint_error_dev(sc->sc_dev, \
124 1.1 jmcneill "missing property '%s'\n", (k)); \
125 1.1 jmcneill return EIO; \
126 1.1 jmcneill }
127 1.1 jmcneill
128 1.1 jmcneill prop_dictionary_t prop = device_properties(sc->sc_dev);
129 1.1 jmcneill
130 1.1 jmcneill PROPGET("nvidia,hssync-start-delay", &sc->sc_hssync_start_delay);
131 1.1 jmcneill PROPGET("nvidia,idle-wait-delay", &sc->sc_idle_wait_delay);
132 1.1 jmcneill PROPGET("nvidia,elastic-limit", &sc->sc_elastic_limit);
133 1.1 jmcneill PROPGET("nvidia,term-range-adj", &sc->sc_term_range_adj);
134 1.1 jmcneill PROPGET("nvidia,xcvr-setup", &sc->sc_xcvr_setup);
135 1.1 jmcneill PROPGET("nvidia,xcvr-lsfslew", &sc->sc_xcvr_lsfslew);
136 1.1 jmcneill PROPGET("nvidia,xcvr-lsrslew", &sc->sc_xcvr_lsrslew);
137 1.1 jmcneill PROPGET("nvidia,hssquelch-level", &sc->sc_hssquelch_level);
138 1.1 jmcneill PROPGET("nvidia,hsdiscon-level", &sc->sc_hsdiscon_level);
139 1.1 jmcneill PROPGET("nvidia,xcvr-hsslew", &sc->sc_xcvr_hsslew);
140 1.1 jmcneill
141 1.1 jmcneill return 0;
142 1.1 jmcneill #undef PROPGET
143 1.1 jmcneill }
144 1.1 jmcneill
145 1.1 jmcneill static void
146 1.1 jmcneill tegra_usbphy_utmip_init(struct tegra_usbphy_softc *sc)
147 1.1 jmcneill {
148 1.1 jmcneill bus_space_tag_t bst = sc->sc_bst;
149 1.1 jmcneill bus_space_handle_t bsh = sc->sc_bsh;
150 1.1 jmcneill int retry;
151 1.1 jmcneill
152 1.1 jmcneill /* Put UTMIP PHY into reset before programming UTMIP config registers */
153 1.1 jmcneill tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_SUSP_CTRL_REG,
154 1.1 jmcneill TEGRA_EHCI_SUSP_CTRL_UTMIP_RESET, 0);
155 1.1 jmcneill
156 1.1 jmcneill /* Enable UTMIP PHY mode */
157 1.1 jmcneill tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_SUSP_CTRL_REG,
158 1.1 jmcneill TEGRA_EHCI_SUSP_CTRL_UTMIP_PHY_ENB, 0);
159 1.1 jmcneill
160 1.1 jmcneill /* Stop crystal clock */
161 1.1 jmcneill tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_MISC_CFG1_REG,
162 1.1 jmcneill 0, TEGRA_EHCI_UTMIP_MISC_CFG1_PHY_XTAL_CLOCKEN);
163 1.1 jmcneill delay(1);
164 1.1 jmcneill
165 1.1 jmcneill /* Clear session status */
166 1.1 jmcneill tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_PHY_VBUS_SENSORS_REG,
167 1.1 jmcneill 0,
168 1.1 jmcneill TEGRA_EHCI_PHY_VBUS_SENSORS_B_VLD_SW_VALUE |
169 1.1 jmcneill TEGRA_EHCI_PHY_VBUS_SENSORS_B_VLD_SW_EN);
170 1.1 jmcneill
171 1.1 jmcneill /* PLL configuration */
172 1.1 jmcneill tegra_car_utmip_init();
173 1.1 jmcneill
174 1.1 jmcneill /* Transceiver configuration */
175 1.1 jmcneill tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_XCVR_CFG0_REG,
176 1.1 jmcneill __SHIFTIN(4, TEGRA_EHCI_UTMIP_XCVR_CFG0_SETUP) |
177 1.1 jmcneill __SHIFTIN(3, TEGRA_EHCI_UTMIP_XCVR_CFG0_SETUP_MSB) |
178 1.1 jmcneill __SHIFTIN(sc->sc_xcvr_hsslew,
179 1.1 jmcneill TEGRA_EHCI_UTMIP_XCVR_CFG0_HSSLEW_MSB),
180 1.1 jmcneill TEGRA_EHCI_UTMIP_XCVR_CFG0_SETUP |
181 1.1 jmcneill TEGRA_EHCI_UTMIP_XCVR_CFG0_SETUP_MSB |
182 1.1 jmcneill TEGRA_EHCI_UTMIP_XCVR_CFG0_HSSLEW_MSB);
183 1.1 jmcneill tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_XCVR_CFG1_REG,
184 1.1 jmcneill __SHIFTIN(sc->sc_term_range_adj,
185 1.1 jmcneill TEGRA_EHCI_UTMIP_XCVR_CFG1_TERM_RANGE_ADJ),
186 1.1 jmcneill TEGRA_EHCI_UTMIP_XCVR_CFG1_TERM_RANGE_ADJ);
187 1.1 jmcneill
188 1.1 jmcneill if (sc->sc_port == 0) {
189 1.1 jmcneill tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_BIAS_CFG0_REG,
190 1.1 jmcneill TEGRA_EHCI_UTMIP_BIAS_CFG0_HSDISCON_LEVEL_MSB |
191 1.1 jmcneill __SHIFTIN(sc->sc_hsdiscon_level,
192 1.1 jmcneill TEGRA_EHCI_UTMIP_BIAS_CFG0_HSDISCON_LEVEL),
193 1.1 jmcneill TEGRA_EHCI_UTMIP_BIAS_CFG0_HSDISCON_LEVEL);
194 1.1 jmcneill }
195 1.1 jmcneill
196 1.1 jmcneill /* Misc config */
197 1.1 jmcneill tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_MISC_CFG0_REG,
198 1.1 jmcneill 0,
199 1.1 jmcneill TEGRA_EHCI_UTMIP_MISC_CFG0_SUSPEND_EXIT_ON_EDGE);
200 1.1 jmcneill
201 1.1 jmcneill /* BIAS cell power down lag */
202 1.1 jmcneill tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_BIAS_CFG1_REG,
203 1.1 jmcneill __SHIFTIN(5, TEGRA_EHCI_UTMIP_BIAS_CFG1_PDTRK_COUNT),
204 1.1 jmcneill TEGRA_EHCI_UTMIP_BIAS_CFG1_PDTRK_COUNT);
205 1.1 jmcneill
206 1.1 jmcneill /* Debounce config */
207 1.1 jmcneill tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_DEBOUNCE_CFG0_REG,
208 1.1 jmcneill __SHIFTIN(0x7530, TEGRA_EHCI_UTMIP_DEBOUNCE_CFG0_A),
209 1.1 jmcneill TEGRA_EHCI_UTMIP_DEBOUNCE_CFG0_A);
210 1.1 jmcneill
211 1.1 jmcneill /* Transmit signal preamble config */
212 1.1 jmcneill tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_TX_CFG0_REG,
213 1.1 jmcneill TEGRA_EHCI_UTMIP_TX_CFG0_FS_PREAMBLE_J, 0);
214 1.1 jmcneill
215 1.1 jmcneill /* Power-down battery charger circuit */
216 1.1 jmcneill tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_BAT_CHRG_CFG0_REG,
217 1.1 jmcneill TEGRA_EHCI_UTMIP_BAT_CHRG_CFG0_PD_CHRG, 0);
218 1.1 jmcneill
219 1.1 jmcneill /* Select low speed bias method */
220 1.1 jmcneill tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_XCVR_CFG0_REG,
221 1.1 jmcneill 0, TEGRA_EHCI_UTMIP_XCVR_CFG0_LSBIAS_SEL);
222 1.1 jmcneill
223 1.1 jmcneill /* High speed receive config */
224 1.1 jmcneill tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_HSRX_CFG0_REG,
225 1.1 jmcneill __SHIFTIN(sc->sc_idle_wait_delay,
226 1.1 jmcneill TEGRA_EHCI_UTMIP_HSRX_CFG0_IDLE_WAIT) |
227 1.1 jmcneill __SHIFTIN(sc->sc_elastic_limit,
228 1.1 jmcneill TEGRA_EHCI_UTMIP_HSRX_CFG0_ELASTIC_LIMIT),
229 1.1 jmcneill TEGRA_EHCI_UTMIP_HSRX_CFG0_IDLE_WAIT |
230 1.1 jmcneill TEGRA_EHCI_UTMIP_HSRX_CFG0_ELASTIC_LIMIT);
231 1.1 jmcneill tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_HSRX_CFG1_REG,
232 1.1 jmcneill __SHIFTIN(sc->sc_hssync_start_delay,
233 1.1 jmcneill TEGRA_EHCI_UTMIP_HSRX_CFG1_SYNC_START_DLY),
234 1.1 jmcneill TEGRA_EHCI_UTMIP_HSRX_CFG1_SYNC_START_DLY);
235 1.1 jmcneill
236 1.1 jmcneill /* Start crystal clock */
237 1.1 jmcneill delay(1);
238 1.1 jmcneill tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_MISC_CFG1_REG,
239 1.1 jmcneill TEGRA_EHCI_UTMIP_MISC_CFG1_PHY_XTAL_CLOCKEN, 0);
240 1.1 jmcneill
241 1.1 jmcneill /* Clear port PLL powerdown status */
242 1.1 jmcneill tegra_car_utmip_enable(sc->sc_port);
243 1.1 jmcneill
244 1.1 jmcneill /* Bring UTMIP PHY out of reset */
245 1.1 jmcneill tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_SUSP_CTRL_REG,
246 1.1 jmcneill 0, TEGRA_EHCI_SUSP_CTRL_UTMIP_RESET);
247 1.1 jmcneill for (retry = 100000; retry > 0; retry--) {
248 1.1 jmcneill const uint32_t susp = bus_space_read_4(bst, bsh,
249 1.1 jmcneill TEGRA_EHCI_SUSP_CTRL_REG);
250 1.1 jmcneill if (susp & TEGRA_EHCI_SUSP_CTRL_PHY_CLK_VALID)
251 1.1 jmcneill break;
252 1.1 jmcneill delay(1);
253 1.1 jmcneill }
254 1.1 jmcneill if (retry == 0) {
255 1.1 jmcneill aprint_error_dev(sc->sc_dev, "PHY clock is not valid\n");
256 1.1 jmcneill return;
257 1.1 jmcneill }
258 1.1 jmcneill
259 1.1 jmcneill /* Disable ICUSB transceiver */
260 1.1 jmcneill tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_ICUSB_CTRL_REG,
261 1.1 jmcneill 0,
262 1.1 jmcneill TEGRA_EHCI_ICUSB_CTRL_ENB1);
263 1.1 jmcneill
264 1.1 jmcneill /* Power up UTMPI transceiver */
265 1.1 jmcneill tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_XCVR_CFG0_REG,
266 1.1 jmcneill 0,
267 1.1 jmcneill TEGRA_EHCI_UTMIP_XCVR_CFG0_PD_POWERDOWN |
268 1.1 jmcneill TEGRA_EHCI_UTMIP_XCVR_CFG0_PD2_POWERDOWN |
269 1.1 jmcneill TEGRA_EHCI_UTMIP_XCVR_CFG0_PDZI_POWERDOWN);
270 1.1 jmcneill tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_XCVR_CFG1_REG,
271 1.1 jmcneill 0,
272 1.1 jmcneill TEGRA_EHCI_UTMIP_XCVR_CFG1_PDDISC_POWERDOWN |
273 1.1 jmcneill TEGRA_EHCI_UTMIP_XCVR_CFG1_PDCHRP_POWERDOWN |
274 1.1 jmcneill TEGRA_EHCI_UTMIP_XCVR_CFG1_PDDR_POWERDOWN);
275 1.1 jmcneill
276 1.1 jmcneill if (sc->sc_port == 0) {
277 1.1 jmcneill tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_BIAS_CFG0_REG,
278 1.1 jmcneill 0, TEGRA_EHCI_UTMIP_BIAS_CFG0_BIASPD);
279 1.1 jmcneill delay(25);
280 1.1 jmcneill tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_BIAS_CFG1_REG,
281 1.1 jmcneill 0, TEGRA_EHCI_UTMIP_BIAS_CFG1_PDTRK_POWERDOWN);
282 1.1 jmcneill }
283 1.1 jmcneill }
284