Home | History | Annotate | Line # | Download | only in nvidia
tegra_usbphy.c revision 1.2
      1  1.2  jmcneill /* $NetBSD: tegra_usbphy.c,v 1.2 2015/11/19 22:09:16 jmcneill Exp $ */
      2  1.1  jmcneill 
      3  1.1  jmcneill /*-
      4  1.1  jmcneill  * Copyright (c) 2015 Jared D. McNeill <jmcneill (at) invisible.ca>
      5  1.1  jmcneill  * All rights reserved.
      6  1.1  jmcneill  *
      7  1.1  jmcneill  * Redistribution and use in source and binary forms, with or without
      8  1.1  jmcneill  * modification, are permitted provided that the following conditions
      9  1.1  jmcneill  * are met:
     10  1.1  jmcneill  * 1. Redistributions of source code must retain the above copyright
     11  1.1  jmcneill  *    notice, this list of conditions and the following disclaimer.
     12  1.1  jmcneill  * 2. Redistributions in binary form must reproduce the above copyright
     13  1.1  jmcneill  *    notice, this list of conditions and the following disclaimer in the
     14  1.1  jmcneill  *    documentation and/or other materials provided with the distribution.
     15  1.1  jmcneill  *
     16  1.1  jmcneill  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17  1.1  jmcneill  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18  1.1  jmcneill  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19  1.1  jmcneill  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     20  1.1  jmcneill  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     21  1.1  jmcneill  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     22  1.1  jmcneill  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     23  1.1  jmcneill  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     24  1.1  jmcneill  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     25  1.1  jmcneill  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     26  1.1  jmcneill  * SUCH DAMAGE.
     27  1.1  jmcneill  */
     28  1.1  jmcneill 
     29  1.1  jmcneill #include "locators.h"
     30  1.1  jmcneill 
     31  1.1  jmcneill #include <sys/cdefs.h>
     32  1.2  jmcneill __KERNEL_RCSID(0, "$NetBSD: tegra_usbphy.c,v 1.2 2015/11/19 22:09:16 jmcneill Exp $");
     33  1.1  jmcneill 
     34  1.1  jmcneill #include <sys/param.h>
     35  1.1  jmcneill #include <sys/bus.h>
     36  1.1  jmcneill #include <sys/device.h>
     37  1.1  jmcneill #include <sys/intr.h>
     38  1.1  jmcneill #include <sys/systm.h>
     39  1.1  jmcneill #include <sys/kernel.h>
     40  1.1  jmcneill 
     41  1.1  jmcneill #include <arm/nvidia/tegra_var.h>
     42  1.1  jmcneill #include <arm/nvidia/tegra_usbreg.h>
     43  1.1  jmcneill 
     44  1.1  jmcneill static int	tegra_usbphy_match(device_t, cfdata_t, void *);
     45  1.1  jmcneill static void	tegra_usbphy_attach(device_t, device_t, void *);
     46  1.1  jmcneill 
     47  1.1  jmcneill struct tegra_usbphy_softc {
     48  1.1  jmcneill 	device_t		sc_dev;
     49  1.1  jmcneill 	bus_space_tag_t		sc_bst;
     50  1.1  jmcneill 	bus_space_handle_t	sc_bsh;
     51  1.1  jmcneill 	u_int			sc_port;
     52  1.1  jmcneill 
     53  1.1  jmcneill 	struct tegra_gpio_pin	*sc_pin_vbus;
     54  1.1  jmcneill 	uint8_t			sc_hssync_start_delay;
     55  1.1  jmcneill 	uint8_t			sc_idle_wait_delay;
     56  1.1  jmcneill 	uint8_t			sc_elastic_limit;
     57  1.1  jmcneill 	uint8_t			sc_term_range_adj;
     58  1.1  jmcneill 	uint8_t			sc_xcvr_setup;
     59  1.1  jmcneill 	uint8_t			sc_xcvr_lsfslew;
     60  1.1  jmcneill 	uint8_t			sc_xcvr_lsrslew;
     61  1.1  jmcneill 	uint8_t			sc_hssquelch_level;
     62  1.1  jmcneill 	uint8_t			sc_hsdiscon_level;
     63  1.1  jmcneill 	uint8_t			sc_xcvr_hsslew;
     64  1.1  jmcneill };
     65  1.1  jmcneill 
     66  1.1  jmcneill static int	tegra_usbphy_parse_properties(struct tegra_usbphy_softc *);
     67  1.1  jmcneill static void	tegra_usbphy_utmip_init(struct tegra_usbphy_softc *);
     68  1.1  jmcneill 
     69  1.1  jmcneill CFATTACH_DECL_NEW(tegra_usbphy, sizeof(struct tegra_usbphy_softc),
     70  1.1  jmcneill 	tegra_usbphy_match, tegra_usbphy_attach, NULL, NULL);
     71  1.1  jmcneill 
     72  1.1  jmcneill static int
     73  1.1  jmcneill tegra_usbphy_match(device_t parent, cfdata_t cf, void *aux)
     74  1.1  jmcneill {
     75  1.1  jmcneill 	return 1;
     76  1.1  jmcneill }
     77  1.1  jmcneill 
     78  1.1  jmcneill static void
     79  1.1  jmcneill tegra_usbphy_attach(device_t parent, device_t self, void *aux)
     80  1.1  jmcneill {
     81  1.1  jmcneill 	struct tegra_usbphy_softc * const sc = device_private(self);
     82  1.2  jmcneill 	struct tegrausbphy_attach_args * const tup = aux;
     83  1.1  jmcneill 	prop_dictionary_t prop = device_properties(self);
     84  1.1  jmcneill 	const char *pin;
     85  1.1  jmcneill 
     86  1.1  jmcneill 	sc->sc_dev = self;
     87  1.2  jmcneill 	sc->sc_bst = tup->tup_bst;
     88  1.2  jmcneill 	sc->sc_bsh = tup->tup_bsh;
     89  1.2  jmcneill 	sc->sc_port = tup->tup_port;
     90  1.1  jmcneill 
     91  1.1  jmcneill 	aprint_naive("\n");
     92  1.2  jmcneill 	aprint_normal(": USB PHY%d\n", sc->sc_port + 1);
     93  1.1  jmcneill 
     94  1.1  jmcneill 	if (tegra_usbphy_parse_properties(sc) != 0)
     95  1.1  jmcneill 		return;
     96  1.1  jmcneill 
     97  1.1  jmcneill 	tegra_car_periph_usb_enable(sc->sc_port);
     98  1.1  jmcneill 	delay(2);
     99  1.1  jmcneill 
    100  1.1  jmcneill 	tegra_usbphy_utmip_init(sc);
    101  1.1  jmcneill 
    102  1.1  jmcneill 	if (prop_dictionary_get_cstring_nocopy(prop, "vbus-gpio", &pin)) {
    103  1.1  jmcneill 		const uint32_t v = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
    104  1.1  jmcneill 		    TEGRA_EHCI_PHY_VBUS_SENSORS_REG);
    105  1.1  jmcneill 		if ((v & TEGRA_EHCI_PHY_VBUS_SENSORS_A_VBUS_VLD_STS) == 0) {
    106  1.1  jmcneill 			sc->sc_pin_vbus = tegra_gpio_acquire(pin,
    107  1.1  jmcneill 			    GPIO_PIN_OUTPUT | GPIO_PIN_OPENDRAIN);
    108  1.1  jmcneill 			if (sc->sc_pin_vbus)
    109  1.1  jmcneill 				tegra_gpio_write(sc->sc_pin_vbus, 1);
    110  1.1  jmcneill 		} else {
    111  1.1  jmcneill 			aprint_normal_dev(self, "VBUS input active\n");
    112  1.1  jmcneill 		}
    113  1.1  jmcneill         }
    114  1.1  jmcneill }
    115  1.1  jmcneill 
    116  1.1  jmcneill static int
    117  1.1  jmcneill tegra_usbphy_parse_properties(struct tegra_usbphy_softc *sc)
    118  1.1  jmcneill {
    119  1.1  jmcneill #define PROPGET(k, v)	\
    120  1.1  jmcneill 	if (prop_dictionary_get_uint8(prop, (k), (v)) == false) {	\
    121  1.1  jmcneill 		aprint_error_dev(sc->sc_dev,				\
    122  1.1  jmcneill 		    "missing property '%s'\n", (k));			\
    123  1.1  jmcneill 		return EIO;						\
    124  1.1  jmcneill 	}
    125  1.1  jmcneill 
    126  1.1  jmcneill 	prop_dictionary_t prop = device_properties(sc->sc_dev);
    127  1.1  jmcneill 
    128  1.1  jmcneill 	PROPGET("nvidia,hssync-start-delay", &sc->sc_hssync_start_delay);
    129  1.1  jmcneill 	PROPGET("nvidia,idle-wait-delay", &sc->sc_idle_wait_delay);
    130  1.1  jmcneill 	PROPGET("nvidia,elastic-limit", &sc->sc_elastic_limit);
    131  1.1  jmcneill 	PROPGET("nvidia,term-range-adj", &sc->sc_term_range_adj);
    132  1.1  jmcneill 	PROPGET("nvidia,xcvr-setup", &sc->sc_xcvr_setup);
    133  1.1  jmcneill 	PROPGET("nvidia,xcvr-lsfslew", &sc->sc_xcvr_lsfslew);
    134  1.1  jmcneill 	PROPGET("nvidia,xcvr-lsrslew", &sc->sc_xcvr_lsrslew);
    135  1.1  jmcneill 	PROPGET("nvidia,hssquelch-level", &sc->sc_hssquelch_level);
    136  1.1  jmcneill 	PROPGET("nvidia,hsdiscon-level", &sc->sc_hsdiscon_level);
    137  1.1  jmcneill 	PROPGET("nvidia,xcvr-hsslew", &sc->sc_xcvr_hsslew);
    138  1.1  jmcneill 
    139  1.1  jmcneill 	return 0;
    140  1.1  jmcneill #undef PROPGET
    141  1.1  jmcneill }
    142  1.1  jmcneill 
    143  1.1  jmcneill static void
    144  1.1  jmcneill tegra_usbphy_utmip_init(struct tegra_usbphy_softc *sc)
    145  1.1  jmcneill {
    146  1.1  jmcneill 	bus_space_tag_t bst = sc->sc_bst;
    147  1.1  jmcneill 	bus_space_handle_t bsh = sc->sc_bsh;
    148  1.1  jmcneill 	int retry;
    149  1.1  jmcneill 
    150  1.1  jmcneill 	/* Put UTMIP PHY into reset before programming UTMIP config registers */
    151  1.1  jmcneill 	tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_SUSP_CTRL_REG,
    152  1.1  jmcneill 	    TEGRA_EHCI_SUSP_CTRL_UTMIP_RESET, 0);
    153  1.1  jmcneill 
    154  1.1  jmcneill 	/* Enable UTMIP PHY mode */
    155  1.1  jmcneill 	tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_SUSP_CTRL_REG,
    156  1.1  jmcneill 	    TEGRA_EHCI_SUSP_CTRL_UTMIP_PHY_ENB, 0);
    157  1.1  jmcneill 
    158  1.1  jmcneill 	/* Stop crystal clock */
    159  1.1  jmcneill 	tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_MISC_CFG1_REG,
    160  1.1  jmcneill 	    0, TEGRA_EHCI_UTMIP_MISC_CFG1_PHY_XTAL_CLOCKEN);
    161  1.1  jmcneill 	delay(1);
    162  1.1  jmcneill 
    163  1.1  jmcneill 	/* Clear session status */
    164  1.1  jmcneill 	tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_PHY_VBUS_SENSORS_REG,
    165  1.1  jmcneill 	    0,
    166  1.1  jmcneill 	    TEGRA_EHCI_PHY_VBUS_SENSORS_B_VLD_SW_VALUE |
    167  1.1  jmcneill 	    TEGRA_EHCI_PHY_VBUS_SENSORS_B_VLD_SW_EN);
    168  1.1  jmcneill 
    169  1.1  jmcneill 	/* PLL configuration */
    170  1.1  jmcneill 	tegra_car_utmip_init();
    171  1.1  jmcneill 
    172  1.1  jmcneill 	/* Transceiver configuration */
    173  1.1  jmcneill 	tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_XCVR_CFG0_REG,
    174  1.1  jmcneill 	    __SHIFTIN(4, TEGRA_EHCI_UTMIP_XCVR_CFG0_SETUP) |
    175  1.1  jmcneill 	    __SHIFTIN(3, TEGRA_EHCI_UTMIP_XCVR_CFG0_SETUP_MSB) |
    176  1.1  jmcneill 	    __SHIFTIN(sc->sc_xcvr_hsslew,
    177  1.1  jmcneill 		      TEGRA_EHCI_UTMIP_XCVR_CFG0_HSSLEW_MSB),
    178  1.1  jmcneill 	    TEGRA_EHCI_UTMIP_XCVR_CFG0_SETUP |
    179  1.1  jmcneill 	    TEGRA_EHCI_UTMIP_XCVR_CFG0_SETUP_MSB |
    180  1.1  jmcneill 	    TEGRA_EHCI_UTMIP_XCVR_CFG0_HSSLEW_MSB);
    181  1.1  jmcneill 	tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_XCVR_CFG1_REG,
    182  1.1  jmcneill 	    __SHIFTIN(sc->sc_term_range_adj,
    183  1.1  jmcneill 		      TEGRA_EHCI_UTMIP_XCVR_CFG1_TERM_RANGE_ADJ),
    184  1.1  jmcneill 	    TEGRA_EHCI_UTMIP_XCVR_CFG1_TERM_RANGE_ADJ);
    185  1.1  jmcneill 
    186  1.1  jmcneill 	if (sc->sc_port == 0) {
    187  1.1  jmcneill 		tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_BIAS_CFG0_REG,
    188  1.1  jmcneill 		    TEGRA_EHCI_UTMIP_BIAS_CFG0_HSDISCON_LEVEL_MSB |
    189  1.1  jmcneill 		    __SHIFTIN(sc->sc_hsdiscon_level,
    190  1.1  jmcneill 			      TEGRA_EHCI_UTMIP_BIAS_CFG0_HSDISCON_LEVEL),
    191  1.1  jmcneill 		    TEGRA_EHCI_UTMIP_BIAS_CFG0_HSDISCON_LEVEL);
    192  1.1  jmcneill 	}
    193  1.1  jmcneill 
    194  1.1  jmcneill 	/* Misc config */
    195  1.1  jmcneill 	tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_MISC_CFG0_REG,
    196  1.1  jmcneill 	    0,
    197  1.1  jmcneill 	    TEGRA_EHCI_UTMIP_MISC_CFG0_SUSPEND_EXIT_ON_EDGE);
    198  1.1  jmcneill 
    199  1.1  jmcneill 	/* BIAS cell power down lag */
    200  1.1  jmcneill 	tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_BIAS_CFG1_REG,
    201  1.1  jmcneill 	    __SHIFTIN(5, TEGRA_EHCI_UTMIP_BIAS_CFG1_PDTRK_COUNT),
    202  1.1  jmcneill 	    TEGRA_EHCI_UTMIP_BIAS_CFG1_PDTRK_COUNT);
    203  1.1  jmcneill 
    204  1.1  jmcneill 	/* Debounce config */
    205  1.1  jmcneill 	tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_DEBOUNCE_CFG0_REG,
    206  1.1  jmcneill 	    __SHIFTIN(0x7530, TEGRA_EHCI_UTMIP_DEBOUNCE_CFG0_A),
    207  1.1  jmcneill 	    TEGRA_EHCI_UTMIP_DEBOUNCE_CFG0_A);
    208  1.1  jmcneill 
    209  1.1  jmcneill 	/* Transmit signal preamble config */
    210  1.1  jmcneill 	tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_TX_CFG0_REG,
    211  1.1  jmcneill 	    TEGRA_EHCI_UTMIP_TX_CFG0_FS_PREAMBLE_J, 0);
    212  1.1  jmcneill 
    213  1.1  jmcneill 	/* Power-down battery charger circuit */
    214  1.1  jmcneill 	tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_BAT_CHRG_CFG0_REG,
    215  1.1  jmcneill 	    TEGRA_EHCI_UTMIP_BAT_CHRG_CFG0_PD_CHRG, 0);
    216  1.1  jmcneill 
    217  1.1  jmcneill 	/* Select low speed bias method */
    218  1.1  jmcneill 	tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_XCVR_CFG0_REG,
    219  1.1  jmcneill 	    0, TEGRA_EHCI_UTMIP_XCVR_CFG0_LSBIAS_SEL);
    220  1.1  jmcneill 
    221  1.1  jmcneill 	/* High speed receive config */
    222  1.1  jmcneill 	tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_HSRX_CFG0_REG,
    223  1.1  jmcneill 	    __SHIFTIN(sc->sc_idle_wait_delay,
    224  1.1  jmcneill 		      TEGRA_EHCI_UTMIP_HSRX_CFG0_IDLE_WAIT) |
    225  1.1  jmcneill 	    __SHIFTIN(sc->sc_elastic_limit,
    226  1.1  jmcneill 		      TEGRA_EHCI_UTMIP_HSRX_CFG0_ELASTIC_LIMIT),
    227  1.1  jmcneill 	    TEGRA_EHCI_UTMIP_HSRX_CFG0_IDLE_WAIT |
    228  1.1  jmcneill 	    TEGRA_EHCI_UTMIP_HSRX_CFG0_ELASTIC_LIMIT);
    229  1.1  jmcneill 	tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_HSRX_CFG1_REG,
    230  1.1  jmcneill 	    __SHIFTIN(sc->sc_hssync_start_delay,
    231  1.1  jmcneill 		      TEGRA_EHCI_UTMIP_HSRX_CFG1_SYNC_START_DLY),
    232  1.1  jmcneill 	    TEGRA_EHCI_UTMIP_HSRX_CFG1_SYNC_START_DLY);
    233  1.1  jmcneill 
    234  1.1  jmcneill 	/* Start crystal clock */
    235  1.1  jmcneill 	delay(1);
    236  1.1  jmcneill 	tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_MISC_CFG1_REG,
    237  1.1  jmcneill 	    TEGRA_EHCI_UTMIP_MISC_CFG1_PHY_XTAL_CLOCKEN, 0);
    238  1.1  jmcneill 
    239  1.1  jmcneill 	/* Clear port PLL powerdown status */
    240  1.1  jmcneill 	tegra_car_utmip_enable(sc->sc_port);
    241  1.1  jmcneill 
    242  1.1  jmcneill 	/* Bring UTMIP PHY out of reset */
    243  1.1  jmcneill 	tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_SUSP_CTRL_REG,
    244  1.1  jmcneill 	    0, TEGRA_EHCI_SUSP_CTRL_UTMIP_RESET);
    245  1.1  jmcneill 	for (retry = 100000; retry > 0; retry--) {
    246  1.1  jmcneill 		const uint32_t susp = bus_space_read_4(bst, bsh,
    247  1.1  jmcneill 		    TEGRA_EHCI_SUSP_CTRL_REG);
    248  1.1  jmcneill 		if (susp & TEGRA_EHCI_SUSP_CTRL_PHY_CLK_VALID)
    249  1.1  jmcneill 			break;
    250  1.1  jmcneill 		delay(1);
    251  1.1  jmcneill 	}
    252  1.1  jmcneill 	if (retry == 0) {
    253  1.1  jmcneill 		aprint_error_dev(sc->sc_dev, "PHY clock is not valid\n");
    254  1.1  jmcneill 		return;
    255  1.1  jmcneill 	}
    256  1.1  jmcneill 
    257  1.1  jmcneill 	/* Disable ICUSB transceiver */
    258  1.1  jmcneill 	tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_ICUSB_CTRL_REG,
    259  1.1  jmcneill 	    0,
    260  1.1  jmcneill 	    TEGRA_EHCI_ICUSB_CTRL_ENB1);
    261  1.1  jmcneill 
    262  1.1  jmcneill 	/* Power up UTMPI transceiver */
    263  1.1  jmcneill 	tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_XCVR_CFG0_REG,
    264  1.1  jmcneill 	    0,
    265  1.1  jmcneill 	    TEGRA_EHCI_UTMIP_XCVR_CFG0_PD_POWERDOWN |
    266  1.1  jmcneill 	    TEGRA_EHCI_UTMIP_XCVR_CFG0_PD2_POWERDOWN |
    267  1.1  jmcneill 	    TEGRA_EHCI_UTMIP_XCVR_CFG0_PDZI_POWERDOWN);
    268  1.1  jmcneill 	tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_XCVR_CFG1_REG,
    269  1.1  jmcneill 	    0,
    270  1.1  jmcneill 	    TEGRA_EHCI_UTMIP_XCVR_CFG1_PDDISC_POWERDOWN |
    271  1.1  jmcneill 	    TEGRA_EHCI_UTMIP_XCVR_CFG1_PDCHRP_POWERDOWN |
    272  1.1  jmcneill 	    TEGRA_EHCI_UTMIP_XCVR_CFG1_PDDR_POWERDOWN);
    273  1.1  jmcneill 
    274  1.1  jmcneill 	if (sc->sc_port == 0) {
    275  1.1  jmcneill 		tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_BIAS_CFG0_REG,
    276  1.1  jmcneill 		    0, TEGRA_EHCI_UTMIP_BIAS_CFG0_BIASPD);
    277  1.1  jmcneill 		delay(25);
    278  1.1  jmcneill 		tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_BIAS_CFG1_REG,
    279  1.1  jmcneill 		    0, TEGRA_EHCI_UTMIP_BIAS_CFG1_PDTRK_POWERDOWN);
    280  1.1  jmcneill 	}
    281  1.1  jmcneill }
    282