tegra_usbphy.c revision 1.6 1 1.6 skrll /* $NetBSD: tegra_usbphy.c,v 1.6 2016/03/08 07:49:20 skrll Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2015 Jared D. McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill #include <sys/cdefs.h>
30 1.6 skrll __KERNEL_RCSID(0, "$NetBSD: tegra_usbphy.c,v 1.6 2016/03/08 07:49:20 skrll Exp $");
31 1.1 jmcneill
32 1.1 jmcneill #include <sys/param.h>
33 1.1 jmcneill #include <sys/bus.h>
34 1.1 jmcneill #include <sys/device.h>
35 1.1 jmcneill #include <sys/intr.h>
36 1.1 jmcneill #include <sys/systm.h>
37 1.1 jmcneill #include <sys/kernel.h>
38 1.5 jmcneill #include <sys/atomic.h>
39 1.1 jmcneill
40 1.3 jmcneill #include <arm/nvidia/tegra_reg.h>
41 1.1 jmcneill #include <arm/nvidia/tegra_var.h>
42 1.1 jmcneill #include <arm/nvidia/tegra_usbreg.h>
43 1.1 jmcneill
44 1.3 jmcneill #include <dev/fdt/fdtvar.h>
45 1.3 jmcneill
46 1.1 jmcneill static int tegra_usbphy_match(device_t, cfdata_t, void *);
47 1.1 jmcneill static void tegra_usbphy_attach(device_t, device_t, void *);
48 1.1 jmcneill
49 1.1 jmcneill struct tegra_usbphy_softc {
50 1.1 jmcneill device_t sc_dev;
51 1.1 jmcneill bus_space_tag_t sc_bst;
52 1.1 jmcneill bus_space_handle_t sc_bsh;
53 1.3 jmcneill int sc_phandle;
54 1.5 jmcneill struct clk *sc_clk_reg;
55 1.5 jmcneill struct clk *sc_clk_pll;
56 1.5 jmcneill struct clk *sc_clk_utmip;
57 1.5 jmcneill struct fdtbus_reset *sc_rst_usb;
58 1.5 jmcneill struct fdtbus_reset *sc_rst_utmip;
59 1.1 jmcneill
60 1.1 jmcneill struct tegra_gpio_pin *sc_pin_vbus;
61 1.4 jmcneill uint32_t sc_hssync_start_delay;
62 1.4 jmcneill uint32_t sc_idle_wait_delay;
63 1.4 jmcneill uint32_t sc_elastic_limit;
64 1.4 jmcneill uint32_t sc_term_range_adj;
65 1.4 jmcneill uint32_t sc_xcvr_setup;
66 1.4 jmcneill uint32_t sc_xcvr_lsfslew;
67 1.4 jmcneill uint32_t sc_xcvr_lsrslew;
68 1.4 jmcneill uint32_t sc_hssquelch_level;
69 1.4 jmcneill uint32_t sc_hsdiscon_level;
70 1.4 jmcneill uint32_t sc_xcvr_hsslew;
71 1.1 jmcneill };
72 1.1 jmcneill
73 1.1 jmcneill static int tegra_usbphy_parse_properties(struct tegra_usbphy_softc *);
74 1.1 jmcneill static void tegra_usbphy_utmip_init(struct tegra_usbphy_softc *);
75 1.1 jmcneill
76 1.1 jmcneill CFATTACH_DECL_NEW(tegra_usbphy, sizeof(struct tegra_usbphy_softc),
77 1.1 jmcneill tegra_usbphy_match, tegra_usbphy_attach, NULL, NULL);
78 1.1 jmcneill
79 1.1 jmcneill static int
80 1.1 jmcneill tegra_usbphy_match(device_t parent, cfdata_t cf, void *aux)
81 1.1 jmcneill {
82 1.3 jmcneill const char * const compatible[] = { "nvidia,tegra124-usb-phy", NULL };
83 1.3 jmcneill struct fdt_attach_args * const faa = aux;
84 1.3 jmcneill
85 1.3 jmcneill return of_match_compatible(faa->faa_phandle, compatible);
86 1.1 jmcneill }
87 1.1 jmcneill
88 1.1 jmcneill static void
89 1.1 jmcneill tegra_usbphy_attach(device_t parent, device_t self, void *aux)
90 1.1 jmcneill {
91 1.1 jmcneill struct tegra_usbphy_softc * const sc = device_private(self);
92 1.3 jmcneill struct fdt_attach_args * const faa = aux;
93 1.3 jmcneill struct fdtbus_regulator *reg;
94 1.5 jmcneill const int phandle = faa->faa_phandle;
95 1.3 jmcneill bus_addr_t addr;
96 1.3 jmcneill bus_size_t size;
97 1.3 jmcneill int error;
98 1.3 jmcneill
99 1.5 jmcneill if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
100 1.3 jmcneill aprint_error(": couldn't get registers\n");
101 1.3 jmcneill return;
102 1.3 jmcneill }
103 1.5 jmcneill sc->sc_clk_reg = fdtbus_clock_get(phandle, "reg");
104 1.5 jmcneill if (sc->sc_clk_reg == NULL) {
105 1.5 jmcneill aprint_error(": couldn't get clock reg\n");
106 1.5 jmcneill return;
107 1.5 jmcneill }
108 1.5 jmcneill sc->sc_clk_pll = fdtbus_clock_get(phandle, "pll_u");
109 1.5 jmcneill if (sc->sc_clk_pll == NULL) {
110 1.5 jmcneill aprint_error(": couldn't get clock pll_u\n");
111 1.5 jmcneill return;
112 1.5 jmcneill }
113 1.5 jmcneill sc->sc_clk_utmip = fdtbus_clock_get(phandle, "utmi-pads");
114 1.5 jmcneill if (sc->sc_clk_utmip == NULL) {
115 1.5 jmcneill aprint_error(": couldn't get clock utmi-pads\n");
116 1.5 jmcneill return;
117 1.5 jmcneill }
118 1.5 jmcneill sc->sc_rst_usb = fdtbus_reset_get(phandle, "usb");
119 1.5 jmcneill if (sc->sc_rst_usb == NULL) {
120 1.5 jmcneill aprint_error(": couldn't get reset usb\n");
121 1.5 jmcneill return;
122 1.5 jmcneill }
123 1.5 jmcneill sc->sc_rst_utmip = fdtbus_reset_get(phandle, "utmi-pads");
124 1.5 jmcneill if (sc->sc_rst_utmip == NULL) {
125 1.5 jmcneill aprint_error(": couldn't get reset utmi-pads\n");
126 1.5 jmcneill return;
127 1.5 jmcneill }
128 1.1 jmcneill
129 1.1 jmcneill sc->sc_dev = self;
130 1.5 jmcneill sc->sc_phandle = phandle;
131 1.3 jmcneill sc->sc_bst = faa->faa_bst;
132 1.3 jmcneill error = bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh);
133 1.3 jmcneill if (error) {
134 1.3 jmcneill aprint_error(": couldn't map %#llx: %d", (uint64_t)addr, error);
135 1.3 jmcneill return;
136 1.3 jmcneill }
137 1.1 jmcneill
138 1.1 jmcneill aprint_naive("\n");
139 1.5 jmcneill aprint_normal(": USB PHY\n");
140 1.1 jmcneill
141 1.1 jmcneill if (tegra_usbphy_parse_properties(sc) != 0)
142 1.1 jmcneill return;
143 1.1 jmcneill
144 1.5 jmcneill fdtbus_reset_assert(sc->sc_rst_usb);
145 1.5 jmcneill error = clk_enable(sc->sc_clk_reg);
146 1.5 jmcneill if (error) {
147 1.5 jmcneill aprint_error_dev(self, "couldn't enable clock reg: %d\n",
148 1.5 jmcneill error);
149 1.5 jmcneill return;
150 1.5 jmcneill }
151 1.5 jmcneill fdtbus_reset_deassert(sc->sc_rst_usb);
152 1.1 jmcneill
153 1.1 jmcneill tegra_usbphy_utmip_init(sc);
154 1.1 jmcneill
155 1.5 jmcneill reg = fdtbus_regulator_acquire(phandle, "vbus-supply");
156 1.3 jmcneill if (reg) {
157 1.1 jmcneill const uint32_t v = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
158 1.1 jmcneill TEGRA_EHCI_PHY_VBUS_SENSORS_REG);
159 1.1 jmcneill if ((v & TEGRA_EHCI_PHY_VBUS_SENSORS_A_VBUS_VLD_STS) == 0) {
160 1.3 jmcneill fdtbus_regulator_enable(reg);
161 1.1 jmcneill } else {
162 1.1 jmcneill aprint_normal_dev(self, "VBUS input active\n");
163 1.1 jmcneill }
164 1.1 jmcneill }
165 1.1 jmcneill }
166 1.1 jmcneill
167 1.1 jmcneill static int
168 1.1 jmcneill tegra_usbphy_parse_properties(struct tegra_usbphy_softc *sc)
169 1.1 jmcneill {
170 1.3 jmcneill #define PROPGET(k, v) \
171 1.4 jmcneill if (of_getprop_uint32(sc->sc_phandle, (k), (v))) { \
172 1.1 jmcneill aprint_error_dev(sc->sc_dev, \
173 1.1 jmcneill "missing property '%s'\n", (k)); \
174 1.1 jmcneill return EIO; \
175 1.4 jmcneill }
176 1.1 jmcneill
177 1.1 jmcneill PROPGET("nvidia,hssync-start-delay", &sc->sc_hssync_start_delay);
178 1.1 jmcneill PROPGET("nvidia,idle-wait-delay", &sc->sc_idle_wait_delay);
179 1.1 jmcneill PROPGET("nvidia,elastic-limit", &sc->sc_elastic_limit);
180 1.1 jmcneill PROPGET("nvidia,term-range-adj", &sc->sc_term_range_adj);
181 1.1 jmcneill PROPGET("nvidia,xcvr-setup", &sc->sc_xcvr_setup);
182 1.1 jmcneill PROPGET("nvidia,xcvr-lsfslew", &sc->sc_xcvr_lsfslew);
183 1.1 jmcneill PROPGET("nvidia,xcvr-lsrslew", &sc->sc_xcvr_lsrslew);
184 1.1 jmcneill PROPGET("nvidia,hssquelch-level", &sc->sc_hssquelch_level);
185 1.1 jmcneill PROPGET("nvidia,hsdiscon-level", &sc->sc_hsdiscon_level);
186 1.1 jmcneill PROPGET("nvidia,xcvr-hsslew", &sc->sc_xcvr_hsslew);
187 1.1 jmcneill
188 1.1 jmcneill return 0;
189 1.1 jmcneill #undef PROPGET
190 1.1 jmcneill }
191 1.1 jmcneill
192 1.1 jmcneill static void
193 1.1 jmcneill tegra_usbphy_utmip_init(struct tegra_usbphy_softc *sc)
194 1.1 jmcneill {
195 1.1 jmcneill bus_space_tag_t bst = sc->sc_bst;
196 1.1 jmcneill bus_space_handle_t bsh = sc->sc_bsh;
197 1.1 jmcneill int retry;
198 1.1 jmcneill
199 1.1 jmcneill /* Put UTMIP PHY into reset before programming UTMIP config registers */
200 1.1 jmcneill tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_SUSP_CTRL_REG,
201 1.1 jmcneill TEGRA_EHCI_SUSP_CTRL_UTMIP_RESET, 0);
202 1.1 jmcneill
203 1.1 jmcneill /* Enable UTMIP PHY mode */
204 1.1 jmcneill tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_SUSP_CTRL_REG,
205 1.1 jmcneill TEGRA_EHCI_SUSP_CTRL_UTMIP_PHY_ENB, 0);
206 1.1 jmcneill
207 1.1 jmcneill /* Stop crystal clock */
208 1.1 jmcneill tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_MISC_CFG1_REG,
209 1.1 jmcneill 0, TEGRA_EHCI_UTMIP_MISC_CFG1_PHY_XTAL_CLOCKEN);
210 1.1 jmcneill delay(1);
211 1.1 jmcneill
212 1.1 jmcneill /* Clear session status */
213 1.1 jmcneill tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_PHY_VBUS_SENSORS_REG,
214 1.1 jmcneill 0,
215 1.1 jmcneill TEGRA_EHCI_PHY_VBUS_SENSORS_B_VLD_SW_VALUE |
216 1.1 jmcneill TEGRA_EHCI_PHY_VBUS_SENSORS_B_VLD_SW_EN);
217 1.1 jmcneill
218 1.1 jmcneill /* Transceiver configuration */
219 1.1 jmcneill tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_XCVR_CFG0_REG,
220 1.1 jmcneill __SHIFTIN(4, TEGRA_EHCI_UTMIP_XCVR_CFG0_SETUP) |
221 1.1 jmcneill __SHIFTIN(3, TEGRA_EHCI_UTMIP_XCVR_CFG0_SETUP_MSB) |
222 1.1 jmcneill __SHIFTIN(sc->sc_xcvr_hsslew,
223 1.1 jmcneill TEGRA_EHCI_UTMIP_XCVR_CFG0_HSSLEW_MSB),
224 1.1 jmcneill TEGRA_EHCI_UTMIP_XCVR_CFG0_SETUP |
225 1.1 jmcneill TEGRA_EHCI_UTMIP_XCVR_CFG0_SETUP_MSB |
226 1.1 jmcneill TEGRA_EHCI_UTMIP_XCVR_CFG0_HSSLEW_MSB);
227 1.1 jmcneill tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_XCVR_CFG1_REG,
228 1.1 jmcneill __SHIFTIN(sc->sc_term_range_adj,
229 1.1 jmcneill TEGRA_EHCI_UTMIP_XCVR_CFG1_TERM_RANGE_ADJ),
230 1.1 jmcneill TEGRA_EHCI_UTMIP_XCVR_CFG1_TERM_RANGE_ADJ);
231 1.1 jmcneill
232 1.6 skrll if (of_getprop_bool(sc->sc_phandle, "nvidia,has-utmi-pad-registers")) {
233 1.1 jmcneill tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_BIAS_CFG0_REG,
234 1.1 jmcneill TEGRA_EHCI_UTMIP_BIAS_CFG0_HSDISCON_LEVEL_MSB |
235 1.1 jmcneill __SHIFTIN(sc->sc_hsdiscon_level,
236 1.1 jmcneill TEGRA_EHCI_UTMIP_BIAS_CFG0_HSDISCON_LEVEL),
237 1.5 jmcneill TEGRA_EHCI_UTMIP_BIAS_CFG0_BIASPD |
238 1.1 jmcneill TEGRA_EHCI_UTMIP_BIAS_CFG0_HSDISCON_LEVEL);
239 1.5 jmcneill delay(25);
240 1.5 jmcneill tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_BIAS_CFG1_REG,
241 1.5 jmcneill 0, TEGRA_EHCI_UTMIP_BIAS_CFG1_PDTRK_POWERDOWN);
242 1.1 jmcneill }
243 1.1 jmcneill
244 1.1 jmcneill /* Misc config */
245 1.1 jmcneill tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_MISC_CFG0_REG,
246 1.1 jmcneill 0,
247 1.1 jmcneill TEGRA_EHCI_UTMIP_MISC_CFG0_SUSPEND_EXIT_ON_EDGE);
248 1.1 jmcneill
249 1.1 jmcneill /* BIAS cell power down lag */
250 1.1 jmcneill tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_BIAS_CFG1_REG,
251 1.1 jmcneill __SHIFTIN(5, TEGRA_EHCI_UTMIP_BIAS_CFG1_PDTRK_COUNT),
252 1.1 jmcneill TEGRA_EHCI_UTMIP_BIAS_CFG1_PDTRK_COUNT);
253 1.1 jmcneill
254 1.1 jmcneill /* Debounce config */
255 1.1 jmcneill tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_DEBOUNCE_CFG0_REG,
256 1.1 jmcneill __SHIFTIN(0x7530, TEGRA_EHCI_UTMIP_DEBOUNCE_CFG0_A),
257 1.1 jmcneill TEGRA_EHCI_UTMIP_DEBOUNCE_CFG0_A);
258 1.1 jmcneill
259 1.1 jmcneill /* Transmit signal preamble config */
260 1.1 jmcneill tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_TX_CFG0_REG,
261 1.1 jmcneill TEGRA_EHCI_UTMIP_TX_CFG0_FS_PREAMBLE_J, 0);
262 1.1 jmcneill
263 1.1 jmcneill /* Power-down battery charger circuit */
264 1.1 jmcneill tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_BAT_CHRG_CFG0_REG,
265 1.1 jmcneill TEGRA_EHCI_UTMIP_BAT_CHRG_CFG0_PD_CHRG, 0);
266 1.1 jmcneill
267 1.1 jmcneill /* Select low speed bias method */
268 1.1 jmcneill tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_XCVR_CFG0_REG,
269 1.1 jmcneill 0, TEGRA_EHCI_UTMIP_XCVR_CFG0_LSBIAS_SEL);
270 1.1 jmcneill
271 1.1 jmcneill /* High speed receive config */
272 1.1 jmcneill tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_HSRX_CFG0_REG,
273 1.1 jmcneill __SHIFTIN(sc->sc_idle_wait_delay,
274 1.1 jmcneill TEGRA_EHCI_UTMIP_HSRX_CFG0_IDLE_WAIT) |
275 1.1 jmcneill __SHIFTIN(sc->sc_elastic_limit,
276 1.1 jmcneill TEGRA_EHCI_UTMIP_HSRX_CFG0_ELASTIC_LIMIT),
277 1.1 jmcneill TEGRA_EHCI_UTMIP_HSRX_CFG0_IDLE_WAIT |
278 1.1 jmcneill TEGRA_EHCI_UTMIP_HSRX_CFG0_ELASTIC_LIMIT);
279 1.1 jmcneill tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_HSRX_CFG1_REG,
280 1.1 jmcneill __SHIFTIN(sc->sc_hssync_start_delay,
281 1.1 jmcneill TEGRA_EHCI_UTMIP_HSRX_CFG1_SYNC_START_DLY),
282 1.1 jmcneill TEGRA_EHCI_UTMIP_HSRX_CFG1_SYNC_START_DLY);
283 1.1 jmcneill
284 1.1 jmcneill /* Start crystal clock */
285 1.1 jmcneill delay(1);
286 1.1 jmcneill tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_MISC_CFG1_REG,
287 1.1 jmcneill TEGRA_EHCI_UTMIP_MISC_CFG1_PHY_XTAL_CLOCKEN, 0);
288 1.1 jmcneill
289 1.1 jmcneill /* Bring UTMIP PHY out of reset */
290 1.1 jmcneill tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_SUSP_CTRL_REG,
291 1.1 jmcneill 0, TEGRA_EHCI_SUSP_CTRL_UTMIP_RESET);
292 1.1 jmcneill for (retry = 100000; retry > 0; retry--) {
293 1.1 jmcneill const uint32_t susp = bus_space_read_4(bst, bsh,
294 1.1 jmcneill TEGRA_EHCI_SUSP_CTRL_REG);
295 1.1 jmcneill if (susp & TEGRA_EHCI_SUSP_CTRL_PHY_CLK_VALID)
296 1.1 jmcneill break;
297 1.1 jmcneill delay(1);
298 1.1 jmcneill }
299 1.1 jmcneill if (retry == 0) {
300 1.1 jmcneill aprint_error_dev(sc->sc_dev, "PHY clock is not valid\n");
301 1.1 jmcneill return;
302 1.1 jmcneill }
303 1.1 jmcneill
304 1.1 jmcneill /* Disable ICUSB transceiver */
305 1.1 jmcneill tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_ICUSB_CTRL_REG,
306 1.1 jmcneill 0,
307 1.1 jmcneill TEGRA_EHCI_ICUSB_CTRL_ENB1);
308 1.1 jmcneill
309 1.1 jmcneill /* Power up UTMPI transceiver */
310 1.1 jmcneill tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_XCVR_CFG0_REG,
311 1.1 jmcneill 0,
312 1.1 jmcneill TEGRA_EHCI_UTMIP_XCVR_CFG0_PD_POWERDOWN |
313 1.1 jmcneill TEGRA_EHCI_UTMIP_XCVR_CFG0_PD2_POWERDOWN |
314 1.1 jmcneill TEGRA_EHCI_UTMIP_XCVR_CFG0_PDZI_POWERDOWN);
315 1.1 jmcneill tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_XCVR_CFG1_REG,
316 1.1 jmcneill 0,
317 1.1 jmcneill TEGRA_EHCI_UTMIP_XCVR_CFG1_PDDISC_POWERDOWN |
318 1.1 jmcneill TEGRA_EHCI_UTMIP_XCVR_CFG1_PDCHRP_POWERDOWN |
319 1.1 jmcneill TEGRA_EHCI_UTMIP_XCVR_CFG1_PDDR_POWERDOWN);
320 1.1 jmcneill }
321