tegra_xusbreg.h revision 1.1 1 1.1 jakllsch /* $NetBSD: tegra_xusbreg.h,v 1.1 2016/09/26 20:05:03 jakllsch Exp $ */
2 1.1 jakllsch
3 1.1 jakllsch /*
4 1.1 jakllsch * Copyright (c) 2016 Jonathan A. Kollasch
5 1.1 jakllsch * All rights reserved.
6 1.1 jakllsch *
7 1.1 jakllsch * Redistribution and use in source and binary forms, with or without
8 1.1 jakllsch * modification, are permitted provided that the following conditions
9 1.1 jakllsch * are met:
10 1.1 jakllsch * 1. Redistributions of source code must retain the above copyright
11 1.1 jakllsch * notice, this list of conditions and the following disclaimer.
12 1.1 jakllsch * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jakllsch * notice, this list of conditions and the following disclaimer in the
14 1.1 jakllsch * documentation and/or other materials provided with the distribution.
15 1.1 jakllsch *
16 1.1 jakllsch * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
17 1.1 jakllsch * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
18 1.1 jakllsch * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
19 1.1 jakllsch * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR
20 1.1 jakllsch * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
21 1.1 jakllsch * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
22 1.1 jakllsch * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
23 1.1 jakllsch * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 1.1 jakllsch * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
25 1.1 jakllsch * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
26 1.1 jakllsch * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 1.1 jakllsch */
28 1.1 jakllsch
29 1.1 jakllsch #ifndef _TEGRA_XUSBREG_H_
30 1.1 jakllsch #define _TEGRA_XUSBREG_H_
31 1.1 jakllsch
32 1.1 jakllsch /* in FPCI space */
33 1.1 jakllsch #define T_XUSB_CFG_ARU_MAILBOX_CMD_REG 0x0e4
34 1.1 jakllsch #define T_XUSB_CFG_ARU_MAILBOX_CMD_INT_EN __BIT(31)
35 1.1 jakllsch #define T_XUSB_CFG_ARU_MAILBOX_CMD_DEST_XHCI __BIT(30)
36 1.1 jakllsch #define T_XUSB_CFG_ARU_MAILBOX_CMD_DEST_SMI __BIT(29)
37 1.1 jakllsch #define T_XUSB_CFG_ARU_MAILBOX_CMD_DEST_PME __BIT(28)
38 1.1 jakllsch #define T_XUSB_CFG_ARU_MAILBOX_CMD_DEST_FALCON __BIT(27)
39 1.1 jakllsch #define T_XUSB_CFG_ARU_MAILBOX_DATA_IN_REG 0x0e8
40 1.1 jakllsch #define MAILBOX_DATA_DATA __BITS(23,0)
41 1.1 jakllsch #define MAILBOX_DATA_TYPE __BITS(31,24)
42 1.1 jakllsch #define T_XUSB_CFG_ARU_MAILBOX_DATA_OUT_REG 0x0ec
43 1.1 jakllsch #define T_XUSB_CFG_ARU_MAILBOX_OWNER_REG 0x0f0
44 1.1 jakllsch #define T_XUSB_CFG_ARU_MAILBOX_OWNER_ID __BITS(7,0)
45 1.1 jakllsch #define MAILBOX_OWNER_NONE 0
46 1.1 jakllsch #define MAILBOX_OWNER_FW 1
47 1.1 jakllsch #define MAILBOX_OWNER_SW 2
48 1.1 jakllsch #define T_XUSB_CFG_ARU_C11_CSBRANGE_REG 0x41c
49 1.1 jakllsch #define T_XUSB_CFG_ARU_C11_CSBRANGE_RANGE __BITS(31-9,9-9)
50 1.1 jakllsch #define T_XUSB_CFG_ARU_SMI_INTR_REG 0x428
51 1.1 jakllsch #define T_XUSB_CFG_ARU_SMI_INTR_EN __BIT(3)
52 1.1 jakllsch #define T_XUSB_CFG_ARU_SMI_INTR_FW_HANG __BIT(1)
53 1.1 jakllsch #define T_XUSB_CFG_CSB_BASE_ADDR 0x800
54 1.1 jakllsch
55 1.1 jakllsch #define XUSB_CSB_RANGE __BITS(31,9)
56 1.1 jakllsch #define XUSB_CSB_OFFSET __BITS(8,0)
57 1.1 jakllsch
58 1.1 jakllsch /* in CSB space via FPCI space*/
59 1.1 jakllsch #define XUSB_CSB_FALCON_CPUCTL_REG 0x100
60 1.1 jakllsch #define XUSB_CSB_FALCON_CPUCTL_STOPPED __BIT(5)
61 1.1 jakllsch #define XUSB_CSB_FALCON_CPUCTL_HALTED __BIT(4)
62 1.1 jakllsch #define XUSB_CSB_FALCON_CPUCTL_STARTCPU __BIT(1)
63 1.1 jakllsch #define XUSB_CSB_FALCON_BOOTVEC_REG 0x104
64 1.1 jakllsch #define XUSB_CSB_FALCON_DMACTL_REG 0x10c
65 1.1 jakllsch #define XUSB_CSB_FALCON_IMFILLRNG1_REG 0x154
66 1.1 jakllsch #define XUSB_CSB_FALCON_IMFILLRNG1_TAG_HI __BITS(31,16)
67 1.1 jakllsch #define XUSB_CSB_FALCON_IMFILLRNG1_TAG_LO __BITS(15,0)
68 1.1 jakllsch #define XUSB_CSB_FALCON_IMFILLCTL_REG 0x158
69 1.1 jakllsch #define XUSB_CSB_FALCON_IMFILLCTL_NBLOCKS __BITS(7,0)
70 1.1 jakllsch
71 1.1 jakllsch #define XUSB_CSB_MEMPOOL_APMAP_REG 0x10181c
72 1.1 jakllsch #define XUSB_CSB_MEMPOOL_APMAP_BOOTPATH __BIT(31)
73 1.1 jakllsch
74 1.1 jakllsch #define XUSB_CSB_MEMPOOL_ILOAD_ATTR_REG 0x101a00
75 1.1 jakllsch #define XUSB_CSB_MEMPOOL_ILOAD_BASE_LO_REG 0x101a04
76 1.1 jakllsch #define XUSB_CSB_MEMPOOL_ILOAD_BASE_LO_SRC_ADDR __BITS(7,0)
77 1.1 jakllsch #define XUSB_CSB_MEMPOOL_ILOAD_BASE_HI_REG 0x101a08
78 1.1 jakllsch #define XUSB_CSB_MEMPOOL_ILOAD_BASE_HI_SRC_ADDR __BITS(7,0)
79 1.1 jakllsch #define XUSB_CSB_MEMPOOL_L2IMEMOP_SIZE_REG 0x101a10
80 1.1 jakllsch #define XUSB_CSB_MEMPOOL_L2IMEMOP_SIZE_SRC_COUNT __BITS(31,24)
81 1.1 jakllsch #define XUSB_CSB_MEMPOOL_L2IMEMOP_SIZE_SRC_OFFSET __BITS(19,8)
82 1.1 jakllsch #define XUSB_CSB_MEMPOOL_L2IMEMOP_TRIG_REG 0x101a14
83 1.1 jakllsch #define XUSB_CSB_MEMPOOL_L2IMEMOP_TRIG_ACTION __BITS(31,24)
84 1.1 jakllsch #define ACTION_L2IMEM_LOAD_LOCKED_RESULT 0x11
85 1.1 jakllsch #define ACTION_L2IMEM_INVALIDATE_ALL 0x40
86 1.1 jakllsch
87 1.1 jakllsch #define IMEM_BLOCK_SIZE 256
88 1.1 jakllsch
89 1.1 jakllsch #endif /* _TEGRA_XUSBREG_H_ */
90