1 1.2 thorpej /* $NetBSD: imx8mq_ccm.c,v 1.2 2021/01/27 03:10:20 thorpej Exp $ */ 2 1.1 skrll 3 1.1 skrll /*- 4 1.1 skrll * Copyright (c) 2020 Jared McNeill <jmcneill (at) invisible.ca> 5 1.1 skrll * All rights reserved. 6 1.1 skrll * 7 1.1 skrll * Redistribution and use in source and binary forms, with or without 8 1.1 skrll * modification, are permitted provided that the following conditions 9 1.1 skrll * are met: 10 1.1 skrll * 1. Redistributions of source code must retain the above copyright 11 1.1 skrll * notice, this list of conditions and the following disclaimer. 12 1.1 skrll * 2. Redistributions in binary form must reproduce the above copyright 13 1.1 skrll * notice, this list of conditions and the following disclaimer in the 14 1.1 skrll * documentation and/or other materials provided with the distribution. 15 1.1 skrll * 16 1.1 skrll * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 17 1.1 skrll * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 18 1.1 skrll * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 19 1.1 skrll * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 20 1.1 skrll * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, 21 1.1 skrll * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; 22 1.1 skrll * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED 23 1.1 skrll * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, 24 1.1 skrll * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 25 1.1 skrll * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 26 1.1 skrll * SUCH DAMAGE. 27 1.1 skrll */ 28 1.1 skrll 29 1.1 skrll #include <sys/cdefs.h> 30 1.1 skrll 31 1.2 thorpej __KERNEL_RCSID(0, "$NetBSD: imx8mq_ccm.c,v 1.2 2021/01/27 03:10:20 thorpej Exp $"); 32 1.1 skrll 33 1.1 skrll #include <sys/param.h> 34 1.1 skrll #include <sys/bus.h> 35 1.1 skrll #include <sys/device.h> 36 1.1 skrll #include <sys/systm.h> 37 1.1 skrll 38 1.1 skrll #include <dev/fdt/fdtvar.h> 39 1.1 skrll 40 1.1 skrll #include <arm/nxp/imx_ccm.h> 41 1.1 skrll #include <arm/nxp/imx8mq_ccm.h> 42 1.1 skrll 43 1.1 skrll static int imx8mq_ccm_match(device_t, cfdata_t, void *); 44 1.1 skrll static void imx8mq_ccm_attach(device_t, device_t, void *); 45 1.1 skrll 46 1.2 thorpej static const struct device_compatible_entry compat_data[] = { 47 1.2 thorpej { .compat = "fsl,imx8mq-ccm" }, 48 1.2 thorpej DEVICE_COMPAT_EOL 49 1.1 skrll }; 50 1.1 skrll 51 1.1 skrll static const char *uart_p[] = { 52 1.1 skrll "osc_25m", "sys1_pll_80m", "sys2_pll_200m", "sys2_pll_100m", "sys3_pll_out", "clk_ext2", "clk_ext4", "audio_pll2_out" 53 1.1 skrll }; 54 1.1 skrll static const char *usdhc_p[] = { 55 1.1 skrll "osc_25m", "sys1_pll_400m", "sys1_pll_800m", "sys2_pll_500m", "audio_pll2_out", "sys1_pll_266m", "sys3_pll_out", "sys1_pll_100m" 56 1.1 skrll }; 57 1.1 skrll static const char *enet_axi_p[] = { 58 1.1 skrll "osc_25m", "sys1_pll_266m", "sys1_pll_800m", "sys2_pll_250m", "sys2_pll_200m", "audio_pll1_out", "video_pll1_out", "sys3_pll_out" 59 1.1 skrll }; 60 1.1 skrll static const char *enet_ref_p[] = { 61 1.1 skrll "osc_25m", "sys2_pll_125m", "sys2_pll_500m", "sys2_pll_100m", "sys1_pll_160m", "audio_pll1_out", "video_pll1_out", "clk_ext4" 62 1.1 skrll }; 63 1.1 skrll static const char *enet_timer_p[] = { 64 1.1 skrll "osc_25m", "sys2_pll_100m", "audio_pll1_out", "clk_ext1", "clk_ext2", "clk_ext3", "clk_ext4", "video_pll1_out" 65 1.1 skrll }; 66 1.1 skrll static const char *enet_phy_ref_p[] = { 67 1.1 skrll "osc_25m", "sys2_pll_50m", "sys2_pll_125m", "sys2_pll_500m", "audio_pll1_out", "video_pll1_out", "audio_pll2_out" 68 1.1 skrll }; 69 1.1 skrll static const char *usb_bus_p[] = { 70 1.1 skrll "osc_25m", "sys2_pll_500m", "sys1_pll_800m", "sys2_pll_100m", "sys2_pll_200m", "clk_ext2", "clk_ext4", "audio_pll2_out" 71 1.1 skrll }; 72 1.1 skrll static const char *usb_core_phy_p[] = { 73 1.1 skrll "osc_25m", "sys1_pll_100m", "sys1_pll_40m", "sys2_pll_100m", "sys2_pll_200m", "clk_ext2", "clk_ext3", "audio_pll2_out" 74 1.1 skrll }; 75 1.1 skrll static const char *i2c_p[] = { 76 1.1 skrll "osc_25m", "sys1_pll_160m", "sys2_pll_50m", "sys3_pll_out", "audio_pll1_out", "video_pll1_out", "audio_pll2_out", "sys1_pll_133m" 77 1.1 skrll }; 78 1.1 skrll 79 1.1 skrll CFATTACH_DECL_NEW(imx8mq_ccm, sizeof(struct imx_ccm_softc), 80 1.1 skrll imx8mq_ccm_match, imx8mq_ccm_attach, NULL, NULL); 81 1.1 skrll 82 1.1 skrll static struct imx_ccm_clk imx8mq_ccm_clks[] = { 83 1.1 skrll 84 1.1 skrll IMX_FIXED(CLK_DUMMY, "dummy", 0), 85 1.1 skrll IMX_EXTCLK(CLK_32K, "ckil"), 86 1.1 skrll IMX_EXTCLK(CLK_25M, "osc_25m"), 87 1.1 skrll IMX_EXTCLK(CLK_27M, "osc_27m"), 88 1.1 skrll IMX_EXTCLK(CLK_EXT1, "clk_ext1"), 89 1.1 skrll IMX_EXTCLK(CLK_EXT2, "clk_ext2"), 90 1.1 skrll IMX_EXTCLK(CLK_EXT3, "clk_ext3"), 91 1.1 skrll IMX_EXTCLK(CLK_EXT4, "clk_ext4"), 92 1.1 skrll 93 1.1 skrll IMX_FIXED(SYS1_PLL_OUT, "sys1_pll_out", 800000000), 94 1.1 skrll IMX_FIXED(SYS2_PLL_OUT, "sys2_pll_out", 1000000000), 95 1.1 skrll 96 1.1 skrll IMX_GATE(SYS1_PLL_40M_CG, "sys1_pll_40m_cg", "sys1_pll_out", 0x30, __BIT(9)), 97 1.1 skrll IMX_GATE(SYS1_PLL_80M_CG, "sys1_pll_80m_cg", "sys1_pll_out", 0x30, __BIT(11)), 98 1.1 skrll IMX_GATE(SYS1_PLL_100M_CG, "sys1_pll_100m_cg", "sys1_pll_out", 0x30, __BIT(13)), 99 1.1 skrll IMX_GATE(SYS1_PLL_133M_CG, "sys1_pll_133m_cg", "sys1_pll_out", 0x30, __BIT(15)), 100 1.1 skrll IMX_GATE(SYS1_PLL_160M_CG, "sys1_pll_160m_cg", "sys1_pll_out", 0x30, __BIT(17)), 101 1.1 skrll IMX_GATE(SYS1_PLL_200M_CG, "sys1_pll_200m_cg", "sys1_pll_out", 0x30, __BIT(19)), 102 1.1 skrll IMX_GATE(SYS1_PLL_266M_CG, "sys1_pll_266m_cg", "sys1_pll_out", 0x30, __BIT(21)), 103 1.1 skrll IMX_GATE(SYS1_PLL_400M_CG, "sys1_pll_400m_cg", "sys1_pll_out", 0x30, __BIT(23)), 104 1.1 skrll IMX_GATE(SYS1_PLL_800M_CG, "sys1_pll_800m_cg", "sys1_pll_out", 0x30, __BIT(25)), 105 1.1 skrll 106 1.1 skrll IMX_FIXED_FACTOR(SYS1_PLL_40M, "sys1_pll_40m", "sys1_pll_40m_cg", 1, 20), 107 1.1 skrll IMX_FIXED_FACTOR(SYS1_PLL_80M, "sys1_pll_80m", "sys1_pll_80m_cg", 1, 10), 108 1.1 skrll IMX_FIXED_FACTOR(SYS1_PLL_100M, "sys1_pll_100m", "sys1_pll_100m_cg", 1, 8), 109 1.1 skrll IMX_FIXED_FACTOR(SYS1_PLL_133M, "sys1_pll_133m", "sys1_pll_133m_cg", 1, 6), 110 1.1 skrll IMX_FIXED_FACTOR(SYS1_PLL_160M, "sys1_pll_160m", "sys1_pll_160m_cg", 1, 5), 111 1.1 skrll IMX_FIXED_FACTOR(SYS1_PLL_200M, "sys1_pll_200m", "sys1_pll_200m_cg", 1, 4), 112 1.1 skrll IMX_FIXED_FACTOR(SYS1_PLL_266M, "sys1_pll_266m", "sys1_pll_266m_cg", 1, 3), 113 1.1 skrll IMX_FIXED_FACTOR(SYS1_PLL_400M, "sys1_pll_400m", "sys1_pll_400m_cg", 1, 2), 114 1.1 skrll IMX_FIXED_FACTOR(SYS1_PLL_800M, "sys1_pll_800m", "sys1_pll_800m_cg", 1, 1), 115 1.1 skrll 116 1.1 skrll IMX_GATE(SYS2_PLL_50M_CG, "sys2_pll_50m_cg", "sys2_pll_out", 0x3c, __BIT(9)), 117 1.1 skrll IMX_GATE(SYS2_PLL_100M_CG, "sys2_pll_100m_cg", "sys2_pll_out", 0x3c, __BIT(11)), 118 1.1 skrll IMX_GATE(SYS2_PLL_125M_CG, "sys2_pll_125m_cg", "sys2_pll_out", 0x3c, __BIT(13)), 119 1.1 skrll IMX_GATE(SYS2_PLL_166M_CG, "sys2_pll_166m_cg", "sys2_pll_out", 0x3c, __BIT(15)), 120 1.1 skrll IMX_GATE(SYS2_PLL_200M_CG, "sys2_pll_200m_cg", "sys2_pll_out", 0x3c, __BIT(17)), 121 1.1 skrll IMX_GATE(SYS2_PLL_250M_CG, "sys2_pll_250m_cg", "sys2_pll_out", 0x3c, __BIT(19)), 122 1.1 skrll IMX_GATE(SYS2_PLL_333M_CG, "sys2_pll_333m_cg", "sys2_pll_out", 0x3c, __BIT(21)), 123 1.1 skrll IMX_GATE(SYS2_PLL_500M_CG, "sys2_pll_500m_cg", "sys2_pll_out", 0x3c, __BIT(23)), 124 1.1 skrll IMX_GATE(SYS2_PLL_1000M_CG, "sys2_pll_1000m_cg", "sys2_pll_out", 0x3c, __BIT(25)), 125 1.1 skrll 126 1.1 skrll IMX_FIXED_FACTOR(SYS2_PLL_50M, "sys2_pll_50m", "sys2_pll_50m_cg", 1, 20), 127 1.1 skrll IMX_FIXED_FACTOR(SYS2_PLL_100M, "sys2_pll_100m", "sys2_pll_100m_cg", 1, 10), 128 1.1 skrll IMX_FIXED_FACTOR(SYS2_PLL_125M, "sys2_pll_125m", "sys2_pll_125m_cg", 1, 8), 129 1.1 skrll IMX_FIXED_FACTOR(SYS2_PLL_166M, "sys2_pll_166m", "sys2_pll_166m_cg", 1, 6), 130 1.1 skrll IMX_FIXED_FACTOR(SYS2_PLL_200M, "sys2_pll_200m", "sys2_pll_200m_cg", 1, 5), 131 1.1 skrll IMX_FIXED_FACTOR(SYS2_PLL_250M, "sys2_pll_250m", "sys2_pll_250m_cg", 1, 4), 132 1.1 skrll IMX_FIXED_FACTOR(SYS2_PLL_333M, "sys2_pll_333m", "sys2_pll_333m_cg", 1, 3), 133 1.1 skrll IMX_FIXED_FACTOR(SYS2_PLL_500M, "sys2_pll_500m", "sys2_pll_500m_cg", 1, 2), 134 1.1 skrll IMX_FIXED_FACTOR(SYS2_PLL_1000M, "sys2_pll_1000m", "sys2_pll_1000m_cg", 1, 1), 135 1.1 skrll 136 1.1 skrll IMX_COMPOSITE(CLK_UART1, "uart1", uart_p, 0xaf00, 0), 137 1.1 skrll IMX_COMPOSITE(CLK_UART2, "uart2", uart_p, 0xaf80, 0), 138 1.1 skrll IMX_COMPOSITE(CLK_UART3, "uart3", uart_p, 0xb000, 0), 139 1.1 skrll IMX_COMPOSITE(CLK_UART4, "uart4", uart_p, 0xb080, 0), 140 1.1 skrll 141 1.1 skrll IMX_ROOT_GATE(CLK_UART1_ROOT, "uart1_root_clk", "uart1", 0x4490), 142 1.1 skrll IMX_ROOT_GATE(CLK_UART2_ROOT, "uart2_root_clk", "uart2", 0x44a0), 143 1.1 skrll IMX_ROOT_GATE(CLK_UART3_ROOT, "uart3_root_clk", "uart3", 0x44b0), 144 1.1 skrll IMX_ROOT_GATE(CLK_UART4_ROOT, "uart4_root_clk", "uart4", 0x44c0), 145 1.1 skrll 146 1.1 skrll IMX_COMPOSITE(CLK_USDHC1, "usdhc1", usdhc_p, 0xac00, IMX_COMPOSITE_ROUND_DOWN), 147 1.1 skrll IMX_COMPOSITE(CLK_USDHC2, "usdhc2", usdhc_p, 0xac80, IMX_COMPOSITE_ROUND_DOWN), 148 1.1 skrll 149 1.1 skrll IMX_ROOT_GATE(CLK_USDHC1_ROOT, "usdhc1_root_clk", "usdhc1", 0x4510), 150 1.1 skrll IMX_ROOT_GATE(CLK_USDHC2_ROOT, "usdhc2_root_clk", "usdhc2", 0x4520), 151 1.1 skrll 152 1.1 skrll IMX_COMPOSITE(CLK_ENET_AXI, "enet_axi", enet_axi_p, 0x8800, 0), 153 1.1 skrll IMX_COMPOSITE(CLK_ENET_REF, "enet_ref", enet_ref_p, 0xa980, 0), 154 1.1 skrll IMX_COMPOSITE(CLK_ENET_TIMER, "enet_timer", enet_timer_p, 0xaa00, 0), 155 1.1 skrll IMX_COMPOSITE(CLK_ENET_PHY_REF, "enet_phy_ref", enet_phy_ref_p, 0xaa80, 0), 156 1.1 skrll 157 1.1 skrll IMX_ROOT_GATE(CLK_ENET1_ROOT, "enet1_root_clk", "enet_axi", 0x40a0), 158 1.1 skrll 159 1.1 skrll IMX_COMPOSITE(CLK_USB_BUS, "usb_bus", usb_bus_p, 0x8b80, 0), 160 1.1 skrll IMX_COMPOSITE(CLK_USB_CORE_REF, "usb_core_ref", usb_core_phy_p, 0xb100, 0), 161 1.1 skrll IMX_COMPOSITE(CLK_USB_PHY_REF, "usb_phy_ref", usb_core_phy_p, 0xb180, 0), 162 1.1 skrll 163 1.1 skrll IMX_ROOT_GATE(CLK_USB1_CTRL_ROOT, "usb1_ctrl_root_clk", "usb_bus", 0x44d0), 164 1.1 skrll IMX_ROOT_GATE(CLK_USB2_CTRL_ROOT, "usb2_ctrl_root_clk", "usb_bus", 0x44e0), 165 1.1 skrll IMX_ROOT_GATE(CLK_USB1_PHY_ROOT, "usb1_phy_root_clk", "usb_phy_ref", 0x44f0), 166 1.1 skrll IMX_ROOT_GATE(CLK_USB2_PHY_ROOT, "usb2_phy_root_clk", "usb_phy_ref", 0x4500), 167 1.1 skrll 168 1.1 skrll IMX_COMPOSITE(CLK_I2C1, "i2c1", i2c_p, 0xad00, 0), 169 1.1 skrll IMX_COMPOSITE(CLK_I2C2, "i2c2", i2c_p, 0xad80, 0), 170 1.1 skrll IMX_COMPOSITE(CLK_I2C3, "i2c3", i2c_p, 0xae00, 0), 171 1.1 skrll IMX_COMPOSITE(CLK_I2C4, "i2c4", i2c_p, 0xae80, 0), 172 1.1 skrll 173 1.1 skrll IMX_ROOT_GATE(CLK_I2C1_ROOT, "i2c1_root_clk", "i2c1", 0x4170), 174 1.1 skrll IMX_ROOT_GATE(CLK_I2C2_ROOT, "i2c2_root_clk", "i2c2", 0x4180), 175 1.1 skrll IMX_ROOT_GATE(CLK_I2C3_ROOT, "i2c3_root_clk", "i2c3", 0x4190), 176 1.1 skrll IMX_ROOT_GATE(CLK_I2C4_ROOT, "i2c4_root_clk", "i2c4", 0x41a0), 177 1.1 skrll }; 178 1.1 skrll 179 1.1 skrll static int 180 1.1 skrll imx8mq_ccm_match(device_t parent, cfdata_t cf, void *aux) 181 1.1 skrll { 182 1.1 skrll struct fdt_attach_args * const faa = aux; 183 1.1 skrll 184 1.2 thorpej return of_compatible_match(faa->faa_phandle, compat_data); 185 1.1 skrll } 186 1.1 skrll 187 1.1 skrll static void 188 1.1 skrll imx8mq_ccm_attach(device_t parent, device_t self, void *aux) 189 1.1 skrll { 190 1.1 skrll struct imx_ccm_softc * const sc = device_private(self); 191 1.1 skrll struct fdt_attach_args * const faa = aux; 192 1.1 skrll 193 1.1 skrll sc->sc_dev = self; 194 1.1 skrll sc->sc_phandle = faa->faa_phandle; 195 1.1 skrll sc->sc_bst = faa->faa_bst; 196 1.1 skrll 197 1.1 skrll sc->sc_clks = imx8mq_ccm_clks; 198 1.1 skrll sc->sc_nclks = __arraycount(imx8mq_ccm_clks); 199 1.1 skrll 200 1.1 skrll if (imx_ccm_attach(sc) != 0) 201 1.1 skrll return; 202 1.1 skrll 203 1.1 skrll aprint_naive("\n"); 204 1.1 skrll aprint_normal(": Clock Control Module\n"); 205 1.1 skrll 206 1.1 skrll imx_ccm_print(sc); 207 1.1 skrll } 208