Home | History | Annotate | Line # | Download | only in rockchip
rk3328_cru.c revision 1.8
      1  1.8       mrg /* $NetBSD: rk3328_cru.c,v 1.8 2021/05/15 08:46:00 mrg Exp $ */
      2  1.1  jmcneill 
      3  1.1  jmcneill /*-
      4  1.1  jmcneill  * Copyright (c) 2018 Jared McNeill <jmcneill (at) invisible.ca>
      5  1.1  jmcneill  * All rights reserved.
      6  1.1  jmcneill  *
      7  1.1  jmcneill  * Redistribution and use in source and binary forms, with or without
      8  1.1  jmcneill  * modification, are permitted provided that the following conditions
      9  1.1  jmcneill  * are met:
     10  1.1  jmcneill  * 1. Redistributions of source code must retain the above copyright
     11  1.1  jmcneill  *    notice, this list of conditions and the following disclaimer.
     12  1.1  jmcneill  * 2. Redistributions in binary form must reproduce the above copyright
     13  1.1  jmcneill  *    notice, this list of conditions and the following disclaimer in the
     14  1.1  jmcneill  *    documentation and/or other materials provided with the distribution.
     15  1.1  jmcneill  *
     16  1.1  jmcneill  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17  1.1  jmcneill  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18  1.1  jmcneill  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19  1.1  jmcneill  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     20  1.1  jmcneill  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     21  1.1  jmcneill  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     22  1.1  jmcneill  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     23  1.1  jmcneill  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     24  1.1  jmcneill  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     25  1.1  jmcneill  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     26  1.1  jmcneill  * SUCH DAMAGE.
     27  1.1  jmcneill  */
     28  1.1  jmcneill 
     29  1.1  jmcneill #include <sys/cdefs.h>
     30  1.1  jmcneill 
     31  1.8       mrg __KERNEL_RCSID(1, "$NetBSD: rk3328_cru.c,v 1.8 2021/05/15 08:46:00 mrg Exp $");
     32  1.1  jmcneill 
     33  1.1  jmcneill #include <sys/param.h>
     34  1.1  jmcneill #include <sys/bus.h>
     35  1.1  jmcneill #include <sys/device.h>
     36  1.1  jmcneill #include <sys/systm.h>
     37  1.1  jmcneill 
     38  1.1  jmcneill #include <dev/fdt/fdtvar.h>
     39  1.1  jmcneill 
     40  1.1  jmcneill #include <arm/rockchip/rk_cru.h>
     41  1.1  jmcneill #include <arm/rockchip/rk3328_cru.h>
     42  1.1  jmcneill 
     43  1.2  jmcneill #define	PLL_CON(n)	(0x0000 + (n) * 4)
     44  1.2  jmcneill #define	MISC_CON	0x0084
     45  1.2  jmcneill #define	CLKSEL_CON(n)	(0x0100 + (n) * 4)
     46  1.2  jmcneill #define	CLKGATE_CON(n)	(0x0200 + (n) * 4)
     47  1.4  jmcneill #define	SOFTRST_CON(n)	(0x0300 + (n) * 4)
     48  1.2  jmcneill 
     49  1.2  jmcneill #define	GRF_SOC_CON4	0x0410
     50  1.2  jmcneill #define	GRF_MAC_CON1	0x0904
     51  1.2  jmcneill 
     52  1.1  jmcneill static int rk3328_cru_match(device_t, cfdata_t, void *);
     53  1.1  jmcneill static void rk3328_cru_attach(device_t, device_t, void *);
     54  1.1  jmcneill 
     55  1.7   thorpej static const struct device_compatible_entry compat_data[] = {
     56  1.7   thorpej 	{ .compat = "rockchip,rk3328-cru" },
     57  1.7   thorpej 	DEVICE_COMPAT_EOL
     58  1.1  jmcneill };
     59  1.1  jmcneill 
     60  1.1  jmcneill CFATTACH_DECL_NEW(rk3328_cru, sizeof(struct rk_cru_softc),
     61  1.1  jmcneill 	rk3328_cru_match, rk3328_cru_attach, NULL, NULL);
     62  1.1  jmcneill 
     63  1.1  jmcneill static const struct rk_cru_pll_rate pll_rates[] = {
     64  1.1  jmcneill         RK_PLL_RATE(1608000000,  1,  67, 1, 1, 1, 0),
     65  1.1  jmcneill         RK_PLL_RATE(1584000000,  1,  66, 1, 1, 1, 0),
     66  1.1  jmcneill         RK_PLL_RATE(1560000000,  1,  65, 1, 1, 1, 0),
     67  1.1  jmcneill         RK_PLL_RATE(1536000000,  1,  64, 1, 1, 1, 0),
     68  1.1  jmcneill         RK_PLL_RATE(1512000000,  1,  63, 1, 1, 1, 0),
     69  1.1  jmcneill         RK_PLL_RATE(1488000000,  1,  62, 1, 1, 1, 0),
     70  1.1  jmcneill         RK_PLL_RATE(1464000000,  1,  61, 1, 1, 1, 0),
     71  1.1  jmcneill         RK_PLL_RATE(1440000000,  1,  60, 1, 1, 1, 0),
     72  1.1  jmcneill         RK_PLL_RATE(1416000000,  1,  59, 1, 1, 1, 0),
     73  1.1  jmcneill         RK_PLL_RATE(1392000000,  1,  58, 1, 1, 1, 0),
     74  1.1  jmcneill         RK_PLL_RATE(1368000000,  1,  57, 1, 1, 1, 0),
     75  1.1  jmcneill         RK_PLL_RATE(1344000000,  1,  56, 1, 1, 1, 0),
     76  1.1  jmcneill         RK_PLL_RATE(1320000000,  1,  55, 1, 1, 1, 0),
     77  1.1  jmcneill         RK_PLL_RATE(1296000000,  1,  54, 1, 1, 1, 0),
     78  1.1  jmcneill         RK_PLL_RATE(1272000000,  1,  53, 1, 1, 1, 0),
     79  1.1  jmcneill         RK_PLL_RATE(1248000000,  1,  52, 1, 1, 1, 0),
     80  1.1  jmcneill         RK_PLL_RATE(1200000000,  1,  50, 1, 1, 1, 0),
     81  1.1  jmcneill         RK_PLL_RATE(1188000000,  2,  99, 1, 1, 1, 0),
     82  1.1  jmcneill         RK_PLL_RATE(1104000000,  1,  46, 1, 1, 1, 0),
     83  1.1  jmcneill         RK_PLL_RATE(1100000000, 12, 550, 1, 1, 1, 0),
     84  1.1  jmcneill         RK_PLL_RATE(1008000000,  1,  84, 2, 1, 1, 0),
     85  1.1  jmcneill         RK_PLL_RATE(1000000000,  6, 500, 2, 1, 1, 0),
     86  1.1  jmcneill         RK_PLL_RATE( 984000000,  1,  82, 2, 1, 1, 0),
     87  1.1  jmcneill         RK_PLL_RATE( 960000000,  1,  80, 2, 1, 1, 0),
     88  1.1  jmcneill         RK_PLL_RATE( 936000000,  1,  78, 2, 1, 1, 0),
     89  1.1  jmcneill         RK_PLL_RATE( 912000000,  1,  76, 2, 1, 1, 0),
     90  1.1  jmcneill         RK_PLL_RATE( 900000000,  4, 300, 2, 1, 1, 0),
     91  1.1  jmcneill         RK_PLL_RATE( 888000000,  1,  74, 2, 1, 1, 0),
     92  1.1  jmcneill         RK_PLL_RATE( 864000000,  1,  72, 2, 1, 1, 0),
     93  1.1  jmcneill         RK_PLL_RATE( 840000000,  1,  70, 2, 1, 1, 0),
     94  1.1  jmcneill         RK_PLL_RATE( 816000000,  1,  68, 2, 1, 1, 0),
     95  1.1  jmcneill         RK_PLL_RATE( 800000000,  6, 400, 2, 1, 1, 0),
     96  1.1  jmcneill         RK_PLL_RATE( 700000000,  6, 350, 2, 1, 1, 0),
     97  1.1  jmcneill         RK_PLL_RATE( 696000000,  1,  58, 2, 1, 1, 0),
     98  1.1  jmcneill         RK_PLL_RATE( 600000000,  1,  75, 3, 1, 1, 0),
     99  1.1  jmcneill         RK_PLL_RATE( 594000000,  2,  99, 2, 1, 1, 0),
    100  1.1  jmcneill         RK_PLL_RATE( 504000000,  1,  63, 3, 1, 1, 0),
    101  1.1  jmcneill         RK_PLL_RATE( 500000000,  6, 250, 2, 1, 1, 0),
    102  1.1  jmcneill         RK_PLL_RATE( 408000000,  1,  68, 2, 2, 1, 0),
    103  1.1  jmcneill         RK_PLL_RATE( 312000000,  1,  52, 2, 2, 1, 0),
    104  1.1  jmcneill         RK_PLL_RATE( 216000000,  1,  72, 4, 2, 1, 0),
    105  1.1  jmcneill         RK_PLL_RATE(  96000000,  1,  64, 4, 4, 1, 0),
    106  1.1  jmcneill };
    107  1.1  jmcneill 
    108  1.1  jmcneill static const struct rk_cru_pll_rate pll_frac_rates[] = {
    109  1.1  jmcneill         RK_PLL_RATE(1016064000,  3, 127, 1, 1, 0, 134217),
    110  1.1  jmcneill         RK_PLL_RATE( 983040000, 24, 983, 1, 1, 0, 671088),
    111  1.1  jmcneill         RK_PLL_RATE( 491520000, 24, 983, 2, 1, 0, 671088),
    112  1.1  jmcneill         RK_PLL_RATE(  61440000,  6, 215, 7, 2, 0, 671088),
    113  1.1  jmcneill         RK_PLL_RATE(  56448000, 12, 451, 4, 4, 0, 9797894),
    114  1.1  jmcneill         RK_PLL_RATE(  40960000, 12, 409, 4, 5, 0, 10066329),
    115  1.1  jmcneill };
    116  1.1  jmcneill 
    117  1.1  jmcneill static const struct rk_cru_pll_rate pll_norates[] = {
    118  1.1  jmcneill };
    119  1.1  jmcneill 
    120  1.1  jmcneill static const struct rk_cru_arm_rate armclk_rates[] = {
    121  1.1  jmcneill 	RK_ARM_RATE(1296000000, 1),
    122  1.1  jmcneill 	RK_ARM_RATE(1200000000, 1),
    123  1.1  jmcneill 	RK_ARM_RATE(1104000000, 1),
    124  1.1  jmcneill 	RK_ARM_RATE(1008000000, 1),
    125  1.1  jmcneill 	RK_ARM_RATE( 912000000, 1),
    126  1.1  jmcneill 	RK_ARM_RATE( 816000000, 1),
    127  1.1  jmcneill 	RK_ARM_RATE( 696000000, 1),
    128  1.1  jmcneill 	RK_ARM_RATE( 600000000, 1),
    129  1.1  jmcneill 	RK_ARM_RATE( 408000000, 1),
    130  1.1  jmcneill 	RK_ARM_RATE( 312000000, 1),
    131  1.1  jmcneill 	RK_ARM_RATE( 216000000, 1),
    132  1.1  jmcneill 	RK_ARM_RATE(  96000000, 1),
    133  1.1  jmcneill };
    134  1.1  jmcneill 
    135  1.4  jmcneill static const char * pll_parents[] = { "xin24m" };
    136  1.1  jmcneill static const char * armclk_parents[] = { "apll", "gpll", "dpll", "npll" };
    137  1.1  jmcneill static const char * aclk_bus_pre_parents[] = { "cpll", "gpll", "hdmiphy" };
    138  1.1  jmcneill static const char * hclk_bus_pre_parents[] = { "aclk_bus_pre" };
    139  1.2  jmcneill static const char * pclk_bus_pre_parents[] = { "aclk_bus_pre" };
    140  1.2  jmcneill static const char * aclk_peri_pre_parents[] = { "cpll", "gpll", "hdmiphy_peri" };
    141  1.1  jmcneill static const char * mmc_parents[] = { "cpll", "gpll", "xin24m", "usb480m" };
    142  1.1  jmcneill static const char * phclk_peri_parents[] = { "aclk_peri_pre" };
    143  1.2  jmcneill static const char * mux_hdmiphy_parents[] = { "hdmi_phy", "xin24m" };
    144  1.1  jmcneill static const char * mux_usb480m_parents[] = { "usb480m_phy", "xin24m" };
    145  1.1  jmcneill static const char * mux_uart0_parents[] = { "clk_uart0_div", "clk_uart0_frac", "xin24m" };
    146  1.1  jmcneill static const char * mux_uart1_parents[] = { "clk_uart1_div", "clk_uart1_frac", "xin24m" };
    147  1.1  jmcneill static const char * mux_uart2_parents[] = { "clk_uart2_div", "clk_uart2_frac", "xin24m" };
    148  1.1  jmcneill static const char * mux_mac2io_src_parents[] = { "clk_mac2io_src", "gmac_clkin" };
    149  1.1  jmcneill static const char * mux_mac2io_ext_parents[] = { "clk_mac2io", "gmac_clkin" };
    150  1.5       mrg static const char * mux_clk_tsadc_parents[] = { "clk_24m" };
    151  1.1  jmcneill static const char * mux_2plls_parents[] = { "cpll", "gpll" };
    152  1.1  jmcneill static const char * mux_2plls_hdmiphy_parents[] = { "cpll", "gpll", "dummy_hdmiphy" };
    153  1.1  jmcneill static const char * comp_uart_parents[] = { "cpll", "gpll", "usb480m" };
    154  1.1  jmcneill static const char * pclk_gmac_parents[] = { "aclk_gmac" };
    155  1.6       mrg static const char * mux_i2s0_parents[] = { "clk_i2s0_div", "clk_i2s0_frac", "xin12m" };
    156  1.6       mrg static const char * mux_i2s1_parents[] = { "clk_i2s1_div", "clk_i2s1_frac", "xin12m" };
    157  1.6       mrg static const char * mux_i2s2_parents[] = { "clk_i2s2_div", "clk_i2s2_frac", "xin12m" };
    158  1.6       mrg static const char * mux_spdif_parents[] = { "clk_spdif_div", "clk_spdif_frac", "xin12m" };
    159  1.6       mrg static const char * mux_i2s1out_parents[] = { "clk_i2s1", "xin12m" };
    160  1.6       mrg static const char * mux_i2s2out_parents[] = { "clk_i2s2", "xin12m" };
    161  1.1  jmcneill 
    162  1.1  jmcneill static struct rk_cru_clk rk3328_cru_clks[] = {
    163  1.4  jmcneill 	RK_PLL(RK3328_PLL_APLL, "apll", pll_parents,
    164  1.2  jmcneill 	       PLL_CON(0),		/* con_base */
    165  1.1  jmcneill 	       0x80,			/* mode_reg */
    166  1.1  jmcneill 	       __BIT(0),		/* mode_mask */
    167  1.1  jmcneill 	       __BIT(4),		/* lock_mask */
    168  1.1  jmcneill 	       pll_frac_rates),
    169  1.4  jmcneill 	RK_PLL(RK3328_PLL_DPLL, "dpll", pll_parents,
    170  1.2  jmcneill 	       PLL_CON(8),		/* con_base */
    171  1.1  jmcneill 	       0x80,			/* mode_reg */
    172  1.1  jmcneill 	       __BIT(4),		/* mode_mask */
    173  1.1  jmcneill 	       __BIT(3),		/* lock_mask */
    174  1.1  jmcneill 	       pll_norates),
    175  1.4  jmcneill 	RK_PLL(RK3328_PLL_CPLL, "cpll", pll_parents,
    176  1.2  jmcneill 	       PLL_CON(16),		/* con_base */
    177  1.1  jmcneill 	       0x80,			/* mode_reg */
    178  1.1  jmcneill 	       __BIT(8),		/* mode_mask */
    179  1.1  jmcneill 	       __BIT(2),		/* lock_mask */
    180  1.1  jmcneill 	       pll_rates),
    181  1.4  jmcneill 	RK_PLL(RK3328_PLL_GPLL, "gpll", pll_parents,
    182  1.2  jmcneill 	       PLL_CON(24),		/* con_base */
    183  1.1  jmcneill 	       0x80,			/* mode_reg */
    184  1.1  jmcneill 	       __BIT(12),		/* mode_mask */
    185  1.1  jmcneill 	       __BIT(1),		/* lock_mask */
    186  1.1  jmcneill 	       pll_frac_rates),
    187  1.4  jmcneill 	RK_PLL(RK3328_PLL_NPLL, "npll", pll_parents,
    188  1.2  jmcneill 	       PLL_CON(40),		/* con_base */
    189  1.1  jmcneill 	       0x80,			/* mode_reg */
    190  1.1  jmcneill 	       __BIT(1),		/* mode_mask */
    191  1.1  jmcneill 	       __BIT(0),		/* lock_mask */
    192  1.1  jmcneill 	       pll_rates),
    193  1.1  jmcneill 
    194  1.1  jmcneill 	RK_ARM(RK3328_ARMCLK, "armclk", armclk_parents,
    195  1.2  jmcneill 	       CLKSEL_CON(0),		/* reg */
    196  1.2  jmcneill 	       __BITS(7,6), 3, 1,	/* mux_mask, mux_main, mux_alt */
    197  1.1  jmcneill 	       __BITS(4,0),		/* div_mask */
    198  1.1  jmcneill 	       armclk_rates),
    199  1.1  jmcneill 
    200  1.1  jmcneill 	RK_COMPOSITE(RK3328_ACLK_BUS_PRE, "aclk_bus_pre", aclk_bus_pre_parents,
    201  1.2  jmcneill 		     CLKSEL_CON(0),	/* muxdiv_reg */
    202  1.1  jmcneill 		     __BITS(14,13),	/* mux_mask */
    203  1.1  jmcneill 		     __BITS(12,8),	/* div_mask */
    204  1.2  jmcneill 		     CLKGATE_CON(8),	/* gate_reg */
    205  1.1  jmcneill 		     __BIT(0),		/* gate_mask */
    206  1.1  jmcneill 		     0),
    207  1.1  jmcneill 	RK_COMPOSITE(RK3328_HCLK_BUS_PRE, "hclk_bus_pre", hclk_bus_pre_parents,
    208  1.2  jmcneill 		     CLKSEL_CON(1),	/* muxdiv_reg */
    209  1.1  jmcneill 		     0,			/* mux_mask */
    210  1.1  jmcneill 		     __BITS(9,8),	/* div_mask */
    211  1.2  jmcneill 		     CLKGATE_CON(8),	/* gate_reg */
    212  1.1  jmcneill 		     __BIT(1),		/* gate_mask */
    213  1.1  jmcneill 		     0),
    214  1.2  jmcneill 	RK_COMPOSITE(RK3328_PCLK_BUS_PRE, "pclk_bus_pre", pclk_bus_pre_parents,
    215  1.2  jmcneill 		     CLKSEL_CON(1),	/* muxdiv_reg */
    216  1.1  jmcneill 		     0,			/* mux_mask */
    217  1.1  jmcneill 		     __BITS(14,12),	/* div_mask */
    218  1.2  jmcneill 		     CLKGATE_CON(8),	/* gate_reg */
    219  1.1  jmcneill 		     __BIT(2),		/* gate_mask */
    220  1.1  jmcneill 		     0),
    221  1.8       mrg 	RK_COMPOSITE(RK3328_SCLK_SPI, "clk_spi", mux_2plls_parents,
    222  1.8       mrg 		     CLKSEL_CON(24),	/* muxdiv_reg */
    223  1.8       mrg 		     __BIT(7),		/* mux_mask */
    224  1.8       mrg 		     __BITS(6,0),	/* div_mask */
    225  1.8       mrg 		     CLKGATE_CON(2),	/* gate_reg */
    226  1.8       mrg 		     __BIT(7),		/* gate_mask */
    227  1.8       mrg 		     0),
    228  1.8       mrg 	RK_COMPOSITE(RK3328_SCLK_PWM, "clk_pwm", mux_2plls_parents,
    229  1.8       mrg 		     CLKSEL_CON(24),	/* muxdiv_reg */
    230  1.8       mrg 		     __BIT(15),		/* mux_mask */
    231  1.8       mrg 		     __BITS(14,8),	/* div_mask */
    232  1.8       mrg 		     CLKGATE_CON(2),	/* gate_reg */
    233  1.8       mrg 		     __BIT(8),		/* gate_mask */
    234  1.8       mrg 		     0),
    235  1.1  jmcneill 	RK_COMPOSITE(RK3328_ACLK_PERI_PRE, "aclk_peri_pre", aclk_peri_pre_parents,
    236  1.2  jmcneill 		     CLKSEL_CON(28),	/* muxdiv_reg */
    237  1.1  jmcneill 		     __BITS(7,6),	/* mux_mask */
    238  1.1  jmcneill 		     __BITS(4,0),	/* div_mask */
    239  1.1  jmcneill 		     0,	0,		/* gate_reg, gate_mask */
    240  1.1  jmcneill 		     0),
    241  1.1  jmcneill 	RK_COMPOSITE(RK3328_PCLK_PERI, "pclk_peri", phclk_peri_parents,
    242  1.2  jmcneill 		     CLKSEL_CON(29),	/* muxdiv_reg */
    243  1.1  jmcneill 		     0,			/* mux_mask */
    244  1.2  jmcneill 		     __BITS(1,0),	/* div_mask */
    245  1.2  jmcneill 		     CLKGATE_CON(10),	/* gate_reg */
    246  1.1  jmcneill 		     __BIT(2),		/* gate_mask */
    247  1.1  jmcneill 		     0),
    248  1.1  jmcneill 	RK_COMPOSITE(RK3328_HCLK_PERI, "hclk_peri", phclk_peri_parents,
    249  1.2  jmcneill 		     CLKSEL_CON(29),	/* muxdiv_reg */
    250  1.1  jmcneill 		     0,			/* mux_mask */
    251  1.2  jmcneill 		     __BITS(6,4),	/* div_mask */
    252  1.2  jmcneill 		     CLKGATE_CON(10),	/* gate_reg */
    253  1.1  jmcneill 		     __BIT(1),		/* gate_mask */
    254  1.1  jmcneill 		     0),
    255  1.1  jmcneill 	RK_COMPOSITE(RK3328_SCLK_SDMMC, "clk_sdmmc", mmc_parents,
    256  1.8       mrg 		     CLKSEL_CON(30),	/* muxdiv_reg */
    257  1.1  jmcneill 		     __BITS(9,8),	/* mux_mask */
    258  1.1  jmcneill 		     __BITS(7,0),	/* div_mask */
    259  1.2  jmcneill 		     CLKGATE_CON(4),	/* gate_reg */
    260  1.1  jmcneill 		     __BIT(3),		/* gate_mask */
    261  1.1  jmcneill 		     RK_COMPOSITE_ROUND_DOWN),
    262  1.1  jmcneill 	RK_COMPOSITE(RK3328_SCLK_SDIO, "clk_sdio", mmc_parents,
    263  1.2  jmcneill 		     CLKSEL_CON(31),	/* muxdiv_reg */
    264  1.1  jmcneill 		     __BITS(9,8),	/* mux_mask */
    265  1.1  jmcneill 		     __BITS(7,0),	/* div_mask */
    266  1.2  jmcneill 		     CLKGATE_CON(4),	/* gate_reg */
    267  1.2  jmcneill 		     __BIT(4),		/* gate_mask */
    268  1.1  jmcneill 		     RK_COMPOSITE_ROUND_DOWN),
    269  1.1  jmcneill 	RK_COMPOSITE(RK3328_SCLK_EMMC, "clk_emmc", mmc_parents,
    270  1.2  jmcneill 		     CLKSEL_CON(32),	/* muxdiv_reg */
    271  1.1  jmcneill 		     __BITS(9,8),	/* mux_mask */
    272  1.1  jmcneill 		     __BITS(7,0),	/* div_mask */
    273  1.2  jmcneill 		     CLKGATE_CON(4),	/* gate_reg */
    274  1.2  jmcneill 		     __BIT(5),		/* gate_mask */
    275  1.1  jmcneill 		     RK_COMPOSITE_ROUND_DOWN),
    276  1.1  jmcneill 	RK_COMPOSITE(0, "clk_uart0_div", comp_uart_parents,
    277  1.2  jmcneill 		     CLKSEL_CON(14),	/* muxdiv_reg */
    278  1.1  jmcneill 		     __BITS(13,12),	/* mux_mask */
    279  1.1  jmcneill 		     __BITS(6,0),	/* div_mask */
    280  1.2  jmcneill 		     CLKGATE_CON(1),	/* gate_reg */
    281  1.1  jmcneill 		     __BIT(14),		/* gate_mask */
    282  1.1  jmcneill 		     0),
    283  1.1  jmcneill 	RK_COMPOSITE(0, "clk_uart1_div", comp_uart_parents,
    284  1.2  jmcneill 		     CLKSEL_CON(16),	/* muxdiv_reg */
    285  1.1  jmcneill 		     __BITS(13,12),	/* mux_mask */
    286  1.1  jmcneill 		     __BITS(6,0),	/* div_mask */
    287  1.2  jmcneill 		     CLKGATE_CON(2),	/* gate_reg */
    288  1.1  jmcneill 		     __BIT(0),		/* gate_mask */
    289  1.1  jmcneill 		     0),
    290  1.1  jmcneill 	RK_COMPOSITE(0, "clk_uart2_div", comp_uart_parents,
    291  1.2  jmcneill 		     CLKSEL_CON(18),	/* muxdiv_reg */
    292  1.1  jmcneill 		     __BITS(13,12),	/* mux_mask */
    293  1.1  jmcneill 		     __BITS(6,0),	/* div_mask */
    294  1.2  jmcneill 		     CLKGATE_CON(2),	/* gate_reg */
    295  1.1  jmcneill 		     __BIT(2),		/* gate_mask */
    296  1.1  jmcneill 		     0),
    297  1.1  jmcneill 	RK_COMPOSITE(RK3328_ACLK_GMAC, "aclk_gmac", mux_2plls_hdmiphy_parents,
    298  1.2  jmcneill 		     CLKSEL_CON(35),	/* muxdiv_reg */
    299  1.1  jmcneill 		     __BITS(7,6),	/* mux_mask */
    300  1.1  jmcneill 		     __BITS(4,0),	/* div_mask */
    301  1.2  jmcneill 		     CLKGATE_CON(3),	/* gate_reg */
    302  1.1  jmcneill 		     __BIT(2),		/* gate_mask */
    303  1.1  jmcneill 		     0),
    304  1.1  jmcneill 	RK_COMPOSITE(RK3328_PCLK_GMAC, "pclk_gmac", pclk_gmac_parents,
    305  1.2  jmcneill 		     CLKSEL_CON(25),	/* muxdiv_reg */
    306  1.1  jmcneill 		     0,			/* mux_mask */
    307  1.1  jmcneill 		     __BITS(10,8),	/* div_mask */
    308  1.2  jmcneill 		     CLKGATE_CON(9),	/* gate_reg */
    309  1.1  jmcneill 		     __BIT(0),		/* gate_mask */
    310  1.1  jmcneill 		     0),
    311  1.1  jmcneill 	RK_COMPOSITE(RK3328_SCLK_MAC2IO_SRC, "clk_mac2io_src", mux_2plls_parents,
    312  1.2  jmcneill 		     CLKSEL_CON(27),	/* muxdiv_reg */
    313  1.1  jmcneill 		     __BIT(7),		/* mux_mask */
    314  1.1  jmcneill 		     __BITS(4,0),	/* div_mask */
    315  1.2  jmcneill 		     CLKGATE_CON(3),	/* gate_reg */
    316  1.1  jmcneill 		     __BIT(1),		/* gate_mask */
    317  1.1  jmcneill 		     0),
    318  1.1  jmcneill 	RK_COMPOSITE(RK3328_SCLK_MAC2IO_OUT, "clk_mac2io_out", mux_2plls_parents,
    319  1.2  jmcneill 		     CLKSEL_CON(27),	/* muxdiv_reg */
    320  1.1  jmcneill 		     __BIT(15),		/* mux_mask */
    321  1.1  jmcneill 		     __BITS(12,8),	/* div_mask */
    322  1.2  jmcneill 		     CLKGATE_CON(3),	/* gate_reg */
    323  1.1  jmcneill 		     __BIT(5),		/* gate_mask */
    324  1.1  jmcneill 		     0),
    325  1.3  jmcneill 	RK_COMPOSITE(RK3328_SCLK_I2C0, "clk_i2c0", mux_2plls_parents,
    326  1.3  jmcneill 		     CLKSEL_CON(34),	/* muxdiv_reg */
    327  1.3  jmcneill 		     __BIT(7),		/* mux_mask */
    328  1.3  jmcneill 		     __BITS(6,0),	/* div_mask */
    329  1.3  jmcneill 		     CLKGATE_CON(2),	/* gate_reg */
    330  1.3  jmcneill 		     __BIT(9),		/* gate_mask */
    331  1.3  jmcneill 		     0),
    332  1.3  jmcneill 	RK_COMPOSITE(RK3328_SCLK_I2C1, "clk_i2c1", mux_2plls_parents,
    333  1.3  jmcneill 		     CLKSEL_CON(34),	/* muxdiv_reg */
    334  1.3  jmcneill 		     __BIT(15),		/* mux_mask */
    335  1.3  jmcneill 		     __BITS(14,8),	/* div_mask */
    336  1.3  jmcneill 		     CLKGATE_CON(2),	/* gate_reg */
    337  1.3  jmcneill 		     __BIT(10),		/* gate_mask */
    338  1.3  jmcneill 		     0),
    339  1.3  jmcneill 	RK_COMPOSITE(RK3328_SCLK_I2C2, "clk_i2c2", mux_2plls_parents,
    340  1.3  jmcneill 		     CLKSEL_CON(35),	/* muxdiv_reg */
    341  1.3  jmcneill 		     __BIT(7),		/* mux_mask */
    342  1.3  jmcneill 		     __BITS(6,0),	/* div_mask */
    343  1.3  jmcneill 		     CLKGATE_CON(2),	/* gate_reg */
    344  1.3  jmcneill 		     __BIT(11),		/* gate_mask */
    345  1.3  jmcneill 		     0),
    346  1.3  jmcneill 	RK_COMPOSITE(RK3328_SCLK_I2C3, "clk_i2c3", mux_2plls_parents,
    347  1.3  jmcneill 		     CLKSEL_CON(35),	/* muxdiv_reg */
    348  1.3  jmcneill 		     __BIT(15),		/* mux_mask */
    349  1.3  jmcneill 		     __BITS(14,8),	/* div_mask */
    350  1.3  jmcneill 		     CLKGATE_CON(2),	/* gate_reg */
    351  1.3  jmcneill 		     __BIT(12),		/* gate_mask */
    352  1.3  jmcneill 		     0),
    353  1.5       mrg 	RK_COMPOSITE(RK3328_SCLK_TSADC, "clk_tsadc", mux_clk_tsadc_parents,
    354  1.5       mrg 		     CLKSEL_CON(22),	/* muxdiv_reg */
    355  1.5       mrg 		     0,			/* mux_mask */
    356  1.5       mrg 		     __BITS(9,0),	/* div_mask */
    357  1.5       mrg 		     CLKGATE_CON(2),	/* gate_reg */
    358  1.5       mrg 		     __BIT(6),		/* gate_mask */
    359  1.5       mrg 		     0),
    360  1.5       mrg 
    361  1.5       mrg 	RK_DIV(0, "clk_24m", "xin24m", CLKSEL_CON(2), __BITS(12,8), 0),
    362  1.1  jmcneill 
    363  1.2  jmcneill 	RK_GATE(0, "apll_core", "apll", CLKGATE_CON(0), 0),
    364  1.2  jmcneill 	RK_GATE(0, "dpll_core", "dpll", CLKGATE_CON(0), 1),
    365  1.2  jmcneill 	RK_GATE(0, "gpll_core", "gpll", CLKGATE_CON(0), 2),
    366  1.2  jmcneill 	RK_GATE(0, "npll_core", "npll", CLKGATE_CON(0), 12),
    367  1.2  jmcneill 	RK_GATE(0, "gpll_peri", "gpll", CLKGATE_CON(4), 0),
    368  1.2  jmcneill 	RK_GATE(0, "cpll_peri", "cpll", CLKGATE_CON(4), 1),
    369  1.2  jmcneill 	RK_GATE(0, "hdmiphy_peri", "hdmiphy", CLKGATE_CON(4), 2),
    370  1.2  jmcneill 	RK_GATE(0, "pclk_bus", "pclk_bus_pre", CLKGATE_CON(8), 3),
    371  1.2  jmcneill 	RK_GATE(0, "pclk_phy_pre", "pclk_bus_pre", CLKGATE_CON(8), 4),
    372  1.2  jmcneill 	RK_GATE(RK3328_ACLK_PERI, "aclk_peri", "aclk_peri_pre", CLKGATE_CON(10), 0),
    373  1.3  jmcneill 	RK_GATE(RK3328_PCLK_I2C0, "pclk_i2c0", "pclk_bus", CLKGATE_CON(15), 10),
    374  1.3  jmcneill 	RK_GATE(RK3328_PCLK_I2C1, "pclk_i2c1", "pclk_bus", CLKGATE_CON(16), 0),
    375  1.3  jmcneill 	RK_GATE(RK3328_PCLK_I2C2, "pclk_i2c2", "pclk_bus", CLKGATE_CON(16), 1),
    376  1.3  jmcneill 	RK_GATE(RK3328_PCLK_I2C3, "pclk_i2c3", "pclk_bus", CLKGATE_CON(16), 2),
    377  1.8       mrg 	RK_GATE(RK3328_PCLK_SPI, "pclk_spi", "pclk_bus", CLKGATE_CON(16), 5),
    378  1.8       mrg 	RK_GATE(RK3328_PCLK_PWM, "pclk_rk_pwm", "pclk_bus", CLKGATE_CON(16), 6),
    379  1.2  jmcneill 	RK_GATE(RK3328_PCLK_GPIO0, "pclk_gpio0", "pclk_bus", CLKGATE_CON(16), 7),
    380  1.2  jmcneill 	RK_GATE(RK3328_PCLK_GPIO1, "pclk_gpio1", "pclk_bus", CLKGATE_CON(16), 8),
    381  1.2  jmcneill 	RK_GATE(RK3328_PCLK_GPIO2, "pclk_gpio2", "pclk_bus", CLKGATE_CON(16), 9),
    382  1.2  jmcneill 	RK_GATE(RK3328_PCLK_GPIO3, "pclk_gpio3", "pclk_bus", CLKGATE_CON(16), 10),
    383  1.2  jmcneill 	RK_GATE(RK3328_PCLK_UART0, "pclk_uart0", "pclk_bus", CLKGATE_CON(16), 11),
    384  1.2  jmcneill 	RK_GATE(RK3328_PCLK_UART1, "pclk_uart1", "pclk_bus", CLKGATE_CON(16), 12),
    385  1.2  jmcneill 	RK_GATE(RK3328_PCLK_UART2, "pclk_uart2", "pclk_bus", CLKGATE_CON(16), 13),
    386  1.5       mrg 	RK_GATE(RK3328_PCLK_TSADC, "pclk_tsadc", "pclk_bus", CLKGATE_CON(16), 14),
    387  1.2  jmcneill 	RK_GATE(RK3328_SCLK_MAC2IO_REF, "clk_mac2io_ref", "clk_mac2io", CLKGATE_CON(9), 7),
    388  1.2  jmcneill 	RK_GATE(RK3328_SCLK_MAC2IO_RX, "clk_mac2io_rx", "clk_mac2io", CLKGATE_CON(9), 4),
    389  1.2  jmcneill 	RK_GATE(RK3328_SCLK_MAC2IO_TX, "clk_mac2io_tx", "clk_mac2io", CLKGATE_CON(9), 5),
    390  1.2  jmcneill 	RK_GATE(RK3328_SCLK_MAC2IO_REFOUT, "clk_mac2io_refout", "clk_mac2io", CLKGATE_CON(9), 6),
    391  1.2  jmcneill 	RK_GATE(0, "pclk_phy_niu", "pclk_phy_pre", CLKGATE_CON(15), 15),
    392  1.2  jmcneill 	RK_GATE(RK3328_ACLK_USB3OTG, "aclk_usb3otg", "aclk_peri", CLKGATE_CON(19), 4),
    393  1.2  jmcneill 	RK_GATE(RK3328_HCLK_SDMMC, "hclk_sdmmc", "hclk_peri", CLKGATE_CON(19), 0),
    394  1.2  jmcneill 	RK_GATE(RK3328_HCLK_SDIO, "hclk_sdio", "hclk_peri", CLKGATE_CON(19), 1),
    395  1.2  jmcneill 	RK_GATE(RK3328_HCLK_EMMC, "hclk_emmc", "hclk_peri", CLKGATE_CON(19), 2),
    396  1.2  jmcneill 	RK_GATE(RK3328_HCLK_SDMMC_EXT, "hclk_sdmmc_ext", "hclk_peri", CLKGATE_CON(19), 15),
    397  1.2  jmcneill 	RK_GATE(RK3328_HCLK_HOST0, "hclk_host0", "hclk_peri", CLKGATE_CON(19), 6),
    398  1.2  jmcneill 	RK_GATE(RK3328_HCLK_HOST0_ARB, "hclk_host0_arb", "hclk_peri", CLKGATE_CON(19), 7),
    399  1.2  jmcneill 	RK_GATE(RK3328_HCLK_OTG, "hclk_otg", "hclk_peri", CLKGATE_CON(19), 8),
    400  1.2  jmcneill 	RK_GATE(RK3328_HCLK_OTG_PMU, "hclk_otg_pmu", "hclk_peri", CLKGATE_CON(19), 9),
    401  1.2  jmcneill 	RK_GATE(RK3328_ACLK_MAC2IO, "aclk_mac2io", "aclk_gmac", CLKGATE_CON(26), 2),
    402  1.2  jmcneill 	RK_GATE(RK3328_PCLK_MAC2IO, "pclk_mac2io", "pclk_gmac", CLKGATE_CON(26), 3),
    403  1.2  jmcneill 	RK_GATE(0, "aclk_gmac_niu", "aclk_gmac", CLKGATE_CON(26), 4),
    404  1.2  jmcneill 	RK_GATE(0, "pclk_gmac_niu", "pclk_gmac", CLKGATE_CON(26), 5),
    405  1.2  jmcneill 
    406  1.2  jmcneill 	RK_MUX(RK3328_HDMIPHY, "hdmiphy", mux_hdmiphy_parents, MISC_CON, __BIT(13)),
    407  1.2  jmcneill 	RK_MUX(RK3328_USB480M, "usb480m", mux_usb480m_parents, MISC_CON, __BIT(15)),
    408  1.2  jmcneill 	RK_MUX(RK3328_SCLK_UART0, "sclk_uart0", mux_uart0_parents, CLKSEL_CON(14), __BITS(9,8)),
    409  1.2  jmcneill 	RK_MUX(RK3328_SCLK_UART1, "sclk_uart1", mux_uart1_parents, CLKSEL_CON(16), __BITS(9,8)),
    410  1.2  jmcneill 	RK_MUX(RK3328_SCLK_UART2, "sclk_uart2", mux_uart2_parents, CLKSEL_CON(18), __BITS(9,8)),
    411  1.2  jmcneill 	RK_MUXGRF(RK3328_SCLK_MAC2IO, "clk_mac2io", mux_mac2io_src_parents, GRF_MAC_CON1, __BIT(10)),
    412  1.2  jmcneill 	RK_MUXGRF(RK3328_SCLK_MAC2IO_EXT, "clk_mac2io_ext", mux_mac2io_ext_parents, GRF_SOC_CON4, __BIT(14)),
    413  1.6       mrg 
    414  1.6       mrg 	/* I2S */
    415  1.6       mrg 	RK_COMPOSITE(0, "clk_i2s0_div", mux_2plls_parents,
    416  1.6       mrg 		     CLKSEL_CON(6),	/* muxdiv_reg */
    417  1.6       mrg 		     __BIT(15),		/* mux_mask */
    418  1.6       mrg 		     __BITS(6,0),	/* div_mask */
    419  1.6       mrg 		     CLKGATE_CON(1),	/* gate_reg */
    420  1.6       mrg 		     __BIT(1),		/* gate_mask */
    421  1.6       mrg 		     0),
    422  1.6       mrg 	RK_COMPOSITE(0, "clk_i2s1_div", mux_2plls_parents,
    423  1.6       mrg 		     CLKSEL_CON(8),	/* muxdiv_reg */
    424  1.6       mrg 		     __BIT(15),		/* mux_mask */
    425  1.6       mrg 		     __BITS(6,0),	/* div_mask */
    426  1.6       mrg 		     CLKGATE_CON(1),	/* gate_reg */
    427  1.6       mrg 		     __BIT(4),		/* gate_mask */
    428  1.6       mrg 		     0),
    429  1.6       mrg 	RK_COMPOSITE(0, "clk_i2s2_div", mux_2plls_parents,
    430  1.6       mrg 		     CLKSEL_CON(10),	/* muxdiv_reg */
    431  1.6       mrg 		     __BIT(15),		/* mux_mask */
    432  1.6       mrg 		     __BITS(6,0),	/* div_mask */
    433  1.6       mrg 		     CLKGATE_CON(1),	/* gate_reg */
    434  1.6       mrg 		     __BIT(8),		/* gate_mask */
    435  1.6       mrg 		     0),
    436  1.6       mrg 	RK_COMPOSITE(0, "clk_spdif_div", mux_2plls_parents,
    437  1.6       mrg 		     CLKSEL_CON(12),	/* muxdiv_reg */
    438  1.6       mrg 		     __BIT(15),		/* mux_mask */
    439  1.6       mrg 		     __BITS(6,0),	/* div_mask */
    440  1.6       mrg 		     CLKGATE_CON(1),	/* gate_reg */
    441  1.6       mrg 		     __BIT(12),		/* gate_mask */
    442  1.6       mrg 		     0),
    443  1.6       mrg 	RK_COMPOSITE_FRAC(0, "clk_i2s0_frac", "clk_i2s0_div",
    444  1.6       mrg 			  CLKSEL_CON(7),	/* frac_reg */
    445  1.6       mrg 			  RK_COMPOSITE_SET_RATE_PARENT),
    446  1.6       mrg 	RK_COMPOSITE_FRAC(0, "clk_i2s1_frac", "clk_i2s1_div",
    447  1.6       mrg 			  CLKSEL_CON(9),	/* frac_reg */
    448  1.6       mrg 			  RK_COMPOSITE_SET_RATE_PARENT),
    449  1.6       mrg 	RK_COMPOSITE_FRAC(0, "clk_i2s2_frac", "clk_i2s2_div",
    450  1.6       mrg 			  CLKSEL_CON(11),	/* frac_reg */
    451  1.6       mrg 			  RK_COMPOSITE_SET_RATE_PARENT),
    452  1.6       mrg 	RK_COMPOSITE_FRAC(0, "clk_spdif_frac", "clk_spdif_div",
    453  1.6       mrg 			  CLKSEL_CON(13),	/* frac_reg */
    454  1.6       mrg 			  RK_COMPOSITE_SET_RATE_PARENT),
    455  1.6       mrg 	RK_MUX(0, "clk_i2s0_mux", mux_i2s0_parents, CLKSEL_CON(6), __BITS(9,8)),
    456  1.6       mrg 	RK_MUX(0, "clk_i2s1_mux", mux_i2s1_parents, CLKSEL_CON(8), __BITS(9,8)),
    457  1.6       mrg 	RK_MUX(0, "clk_i2s2_mux", mux_i2s2_parents, CLKSEL_CON(10), __BITS(9,8)),
    458  1.6       mrg 	RK_MUX(0, "clk_spdif_mux", mux_spdif_parents, CLKSEL_CON(10), __BITS(9,8)),
    459  1.6       mrg 	RK_GATE(RK3328_SCLK_I2S0, "clk_i2s0", "clk_i2s0_mux", CLKGATE_CON(1), 3),
    460  1.6       mrg 	RK_GATE(RK3328_SCLK_I2S1, "clk_i2s1", "clk_i2s1_mux", CLKGATE_CON(1), 6),
    461  1.6       mrg 	RK_GATE(RK3328_SCLK_I2S2, "clk_i2s2", "clk_i2s2_mux", CLKGATE_CON(1), 10),
    462  1.6       mrg 	RK_GATE(RK3328_SCLK_SPDIF, "clk_spdif", "clk_spdif_mux", CLKGATE_CON(1), 12),
    463  1.6       mrg 	RK_GATE(RK3328_HCLK_I2S0_8CH, "hclk_i2s0", "hclk_bus_pre", CLKGATE_CON(15), 3),
    464  1.6       mrg 	RK_GATE(RK3328_HCLK_I2S1_8CH, "hclk_i2s1", "hclk_bus_pre", CLKGATE_CON(15), 4),
    465  1.6       mrg 	RK_GATE(RK3328_HCLK_I2S2_2CH, "hclk_i2s2", "hclk_bus_pre", CLKGATE_CON(15), 5),
    466  1.6       mrg 	RK_GATE(RK3328_HCLK_SPDIF_8CH, "hclk_spdif", "hclk_bus_pre", CLKGATE_CON(15), 6),
    467  1.6       mrg 	RK_COMPOSITE(RK3328_SCLK_I2S1_OUT, "i2s1_out", mux_i2s1out_parents,
    468  1.6       mrg 		     CLKSEL_CON(8),	/* muxdiv_reg */
    469  1.6       mrg 		     __BIT(12),		/* mux_mask */
    470  1.6       mrg 		     0,			/* div_mask */
    471  1.6       mrg 		     CLKGATE_CON(7),	/* gate_reg */
    472  1.6       mrg 		     __BIT(12),		/* gate_mask */
    473  1.6       mrg 		     RK_COMPOSITE_SET_RATE_PARENT),
    474  1.6       mrg 	RK_COMPOSITE(RK3328_SCLK_I2S2_OUT, "i2s2_out", mux_i2s2out_parents,
    475  1.6       mrg 		     CLKSEL_CON(10),	/* muxdiv_reg */
    476  1.6       mrg 		     __BIT(12),		/* mux_mask */
    477  1.6       mrg 		     0,			/* div_mask */
    478  1.6       mrg 		     CLKGATE_CON(11),	/* gate_reg */
    479  1.6       mrg 		     __BIT(12),		/* gate_mask */
    480  1.6       mrg 		     RK_COMPOSITE_SET_RATE_PARENT),
    481  1.1  jmcneill };
    482  1.1  jmcneill 
    483  1.1  jmcneill static int
    484  1.1  jmcneill rk3328_cru_match(device_t parent, cfdata_t cf, void *aux)
    485  1.1  jmcneill {
    486  1.1  jmcneill 	struct fdt_attach_args * const faa = aux;
    487  1.1  jmcneill 
    488  1.7   thorpej 	return of_compatible_match(faa->faa_phandle, compat_data);
    489  1.1  jmcneill }
    490  1.1  jmcneill 
    491  1.1  jmcneill static void
    492  1.1  jmcneill rk3328_cru_attach(device_t parent, device_t self, void *aux)
    493  1.1  jmcneill {
    494  1.1  jmcneill 	struct rk_cru_softc * const sc = device_private(self);
    495  1.1  jmcneill 	struct fdt_attach_args * const faa = aux;
    496  1.1  jmcneill 
    497  1.1  jmcneill 	sc->sc_dev = self;
    498  1.1  jmcneill 	sc->sc_phandle = faa->faa_phandle;
    499  1.1  jmcneill 	sc->sc_bst = faa->faa_bst;
    500  1.1  jmcneill 
    501  1.1  jmcneill 	sc->sc_clks = rk3328_cru_clks;
    502  1.1  jmcneill 	sc->sc_nclks = __arraycount(rk3328_cru_clks);
    503  1.1  jmcneill 
    504  1.4  jmcneill 	sc->sc_softrst_base = SOFTRST_CON(0);
    505  1.4  jmcneill 
    506  1.1  jmcneill 	if (rk_cru_attach(sc) != 0)
    507  1.1  jmcneill 		return;
    508  1.1  jmcneill 
    509  1.1  jmcneill 	aprint_naive("\n");
    510  1.1  jmcneill 	aprint_normal(": RK3328 CRU\n");
    511  1.1  jmcneill 
    512  1.1  jmcneill 	rk_cru_print(sc);
    513  1.1  jmcneill }
    514