s3c2800_intr.c revision 1.1.2.3 1 /* $NetBSD: s3c2800_intr.c,v 1.1.2.3 2003/01/03 16:41:10 thorpej Exp $ */
2
3 /*
4 * Copyright (c) 2002 Fujitsu Component Limited
5 * Copyright (c) 2002 Genetec Corporation
6 * All rights reserved.
7 *
8 * Redistribution and use in source and binary forms, with or without
9 * modification, are permitted provided that the following conditions
10 * are met:
11 * 1. Redistributions of source code must retain the above copyright
12 * notice, this list of conditions and the following disclaimer.
13 * 2. Redistributions in binary form must reproduce the above copyright
14 * notice, this list of conditions and the following disclaimer in the
15 * documentation and/or other materials provided with the distribution.
16 * 3. Neither the name of The Fujitsu Component Limited nor the name of
17 * Genetec corporation may not be used to endorse or promote products
18 * derived from this software without specific prior written permission.
19 *
20 * THIS SOFTWARE IS PROVIDED BY FUJITSU COMPONENT LIMITED AND GENETEC
21 * CORPORATION ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES,
22 * INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
23 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
24 * DISCLAIMED. IN NO EVENT SHALL FUJITSU COMPONENT LIMITED OR GENETEC
25 * CORPORATION BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
26 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
27 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
28 * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
29 * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
30 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT
31 * OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
32 * SUCH DAMAGE.
33 */
34
35 /*
36 * IRQ handler for Samsung S3C2800 processor.
37 * It has integrated interrupt controller.
38 */
39 #include <sys/param.h>
40 #include <sys/systm.h>
41 #include <sys/malloc.h>
42 #include <uvm/uvm_extern.h>
43 #include <machine/bus.h>
44 #include <machine/intr.h>
45 #include <arm/cpufunc.h>
46
47 #include <arm/s3c2xx0/s3c2800reg.h>
48 #include <arm/s3c2xx0/s3c2800var.h>
49
50 /*
51 * interrupt dispatch table.
52 */
53
54 struct s3c2xx0_intr_dispatch handler[ICU_LEN];
55
56 __volatile int softint_pending;
57
58 __volatile int current_spl_level;
59 __volatile int intr_mask;
60
61 /* interrupt masks for each level */
62 int s3c2xx0_imask[NIPL];
63 int s3c2xx0_ilevel[ICU_LEN];
64
65 vaddr_t intctl_base; /* interrupt controller registers */
66 #define icreg(offset) \
67 (*(volatile uint32_t *)(intctl_base+(offset)))
68
69 /*
70 * Map a software interrupt queue to an interrupt priority level.
71 */
72 static const int si_to_ipl[SI_NQUEUES] = {
73 IPL_SOFT, /* SI_SOFT */
74 IPL_SOFTCLOCK, /* SI_SOFTCLOCK */
75 IPL_SOFTNET, /* SI_SOFTNET */
76 IPL_SOFTSERIAL, /* SI_SOFTSERIAL */
77 };
78 /*
79 * called from irq_entry.
80 */
81 void s3c2800_irq_handler(struct clockframe *);
82 void
83 s3c2800_irq_handler(struct clockframe *frame)
84 {
85 uint32_t irqbits;
86 int irqno;
87 int saved_spl_level;
88
89 saved_spl_level = current_spl_level;
90
91 /* get pending IRQs */
92 irqbits = icreg(INTCTL_IRQPND) & ICU_INT_HWMASK;
93
94 for (irqno = 0; irqbits; ++irqno) {
95 if ((irqbits & (1 << irqno)) == 0)
96 continue;
97 /* raise spl to stop interrupts of lower priorities */
98 if (saved_spl_level < handler[irqno].level)
99 s3c2xx0_setipl(handler[irqno].level);
100
101 /* clear pending bit */
102 icreg(INTCTL_SRCPND) = 1 << irqno;
103 #ifdef notyet
104 /* Enable interrupt */
105 #endif
106 (*handler[irqno].func) (
107 handler[irqno].cookie == 0
108 ? frame : handler[irqno].cookie);
109 #ifdef notyet
110 /* Disable interrupt */
111 #endif
112
113 irqbits &= ~(1 << irqno);
114 }
115
116 /* restore spl to that was when this interrupt happen */
117 s3c2xx0_setipl(saved_spl_level);
118
119 if (softint_pending & intr_mask)
120 s3c2xx0_do_pending();
121 }
122
123
124 void *
125 s3c2800_intr_establish(int irqno, int level,
126 int (* func) (void *), void *cookie)
127 {
128 int save;
129
130 if (irqno < 0 || irqno >= ICU_LEN)
131 panic("intr_establish: bogus irq or type");
132
133 save = disable_interrupts(I32_bit);
134
135 handler[irqno].cookie = cookie;
136 handler[irqno].func = func;
137 handler[irqno].level = level;
138
139 s3c2xx0_update_intr_masks(irqno, level);
140
141 intr_mask = s3c2xx0_imask[current_spl_level];
142 *s3c2xx0_intr_mask_reg = intr_mask;
143
144 restore_interrupts(save);
145
146 return (&handler[irqno]);
147 }
148
149
150 void
151 s3c2800_intr_init(struct s3c2800_softc *sc)
152 {
153 intctl_base = (vaddr_t) bus_space_vaddr(sc->sc_sx.sc_iot,
154 sc->sc_sx.sc_intctl_ioh);
155
156 s3c2xx0_intr_mask_reg = (uint32_t *)(intctl_base + INTCTL_INTMSK);
157
158 /* clear all pending interrupt */
159 icreg(INTCTL_SRCPND) = 0xffffffff;
160
161 s3c2xx0_intr_init(handler, ICU_LEN);
162 }
163