sa1111.c revision 1.1 1 1.1 rjs /* $NetBSD: sa1111.c,v 1.1 2001/07/08 23:37:52 rjs Exp $ */
2 1.1 rjs
3 1.1 rjs /*-
4 1.1 rjs * Copyright (c) 2001 The NetBSD Foundation, Inc.
5 1.1 rjs * All rights reserved.
6 1.1 rjs *
7 1.1 rjs * This code is derived from software contributed to The NetBSD Foundation
8 1.1 rjs * by IWAMOTO Toshihiro.
9 1.1 rjs *
10 1.1 rjs * Redistribution and use in source and binary forms, with or without
11 1.1 rjs * modification, are permitted provided that the following conditions
12 1.1 rjs * are met:
13 1.1 rjs * 1. Redistributions of source code must retain the above copyright
14 1.1 rjs * notice, this list of conditions and the following disclaimer.
15 1.1 rjs * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 rjs * notice, this list of conditions and the following disclaimer in the
17 1.1 rjs * documentation and/or other materials provided with the distribution.
18 1.1 rjs * 3. All advertising materials mentioning features or use of this software
19 1.1 rjs * must display the following acknowledgement:
20 1.1 rjs * This product includes software developed by the NetBSD
21 1.1 rjs * Foundation, Inc. and its contributors.
22 1.1 rjs * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.1 rjs * contributors may be used to endorse or promote products derived
24 1.1 rjs * from this software without specific prior written permission.
25 1.1 rjs *
26 1.1 rjs * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.1 rjs * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.1 rjs * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.1 rjs * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.1 rjs * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.1 rjs * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.1 rjs * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.1 rjs * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.1 rjs * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.1 rjs * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.1 rjs * POSSIBILITY OF SUCH DAMAGE.
37 1.1 rjs */
38 1.1 rjs
39 1.1 rjs /*
40 1.1 rjs * TODO:
41 1.1 rjs * - separate machine specific attach code
42 1.1 rjs * - introduce bus abstraction to support SA1101
43 1.1 rjs */
44 1.1 rjs
45 1.1 rjs #include <sys/param.h>
46 1.1 rjs #include <sys/systm.h>
47 1.1 rjs #include <sys/types.h>
48 1.1 rjs #include <sys/conf.h>
49 1.1 rjs #include <sys/device.h>
50 1.1 rjs #include <sys/kernel.h>
51 1.1 rjs #include <sys/malloc.h>
52 1.1 rjs #include <sys/uio.h>
53 1.1 rjs
54 1.1 rjs #include <machine/bus.h>
55 1.1 rjs #ifdef hpcarm
56 1.1 rjs #include <machine/platid.h>
57 1.1 rjs #include <machine/platid_mask.h>
58 1.1 rjs #endif
59 1.1 rjs
60 1.1 rjs #include <arm/sa11x0/sa11x0_reg.h>
61 1.1 rjs #include <arm/sa11x0/sa11x0_var.h>
62 1.1 rjs #include <arm/sa11x0/sa11x0_gpioreg.h>
63 1.1 rjs #include <arm/sa11x0/sa1111_reg.h>
64 1.1 rjs #include <arm/sa11x0/sa1111_var.h>
65 1.1 rjs
66 1.1 rjs static int sacc_match(struct device *, struct cfdata *, void *);
67 1.1 rjs static void sacc_attach(struct device *, struct device *, void *);
68 1.1 rjs static int sa1111_search(struct device *, struct cfdata *, void *);
69 1.1 rjs static int sa1111_print(void *, const char *);
70 1.1 rjs
71 1.1 rjs static void sacc_intr_calculatemasks(struct sacc_softc *);
72 1.1 rjs static void sacc_intr_setpolarity(sacc_chipset_tag_t *, int , int);
73 1.1 rjs int sacc_intr(void *);
74 1.1 rjs
75 1.1 rjs #if hpcarm
76 1.1 rjs void *softintr_establish(int, int (*)(void *), void *);
77 1.1 rjs void softintr_schedule(void *);
78 1.1 rjs #endif
79 1.1 rjs
80 1.1 rjs #ifdef hpcarm
81 1.1 rjs struct platid_data sacc_platid_table[] = {
82 1.1 rjs { &platid_mask_MACH_HP_JORNADA_720, (void *)1 },
83 1.1 rjs { &platid_mask_MACH_HP_JORNADA_720JP, (void *)1 },
84 1.1 rjs { NULL, NULL }
85 1.1 rjs };
86 1.1 rjs #endif
87 1.1 rjs
88 1.1 rjs struct cfattach sacc_ca = {
89 1.1 rjs sizeof(struct sacc_softc), sacc_match, sacc_attach
90 1.1 rjs };
91 1.1 rjs
92 1.1 rjs #ifdef INTR_DEBUG
93 1.1 rjs #define DPRINTF(arg) printf arg
94 1.1 rjs #else
95 1.1 rjs #define DPRINTF(arg)
96 1.1 rjs #endif
97 1.1 rjs
98 1.1 rjs static int
99 1.1 rjs sacc_match(parent, match, aux)
100 1.1 rjs struct device *parent;
101 1.1 rjs struct cfdata *match;
102 1.1 rjs void *aux;
103 1.1 rjs {
104 1.1 rjs return (1);
105 1.1 rjs }
106 1.1 rjs
107 1.1 rjs static void
108 1.1 rjs sacc_attach(parent, self, aux)
109 1.1 rjs struct device *parent;
110 1.1 rjs struct device *self;
111 1.1 rjs void *aux;
112 1.1 rjs {
113 1.1 rjs int i, gpiopin;
114 1.1 rjs struct sacc_softc *sc = (struct sacc_softc *)self;
115 1.1 rjs struct sa11x0_softc *psc = (struct sa11x0_softc *)parent;
116 1.1 rjs struct sa11x0_attach_args *sa = aux;
117 1.1 rjs #ifdef hpcarm
118 1.1 rjs struct platid_data *p;
119 1.1 rjs #endif
120 1.1 rjs
121 1.1 rjs sc->sc_iot = sa->sa_iot;
122 1.1 rjs sc->sc_piot = psc->sc_iot;
123 1.1 rjs sc->sc_gpioh = psc->sc_gpioh;
124 1.1 rjs #ifdef hpcarm
125 1.1 rjs if ((p = platid_search(&platid, sacc_platid_table)) == NULL)
126 1.1 rjs return;
127 1.1 rjs
128 1.1 rjs gpiopin = (int)p->data;
129 1.1 rjs #else
130 1.1 rjs gpiopin = sa->sa_gpio;
131 1.1 rjs #endif
132 1.1 rjs sc->sc_gpiomask = 1 << gpiopin;
133 1.1 rjs
134 1.1 rjs if (bus_space_map(sa->sa_iot, sa->sa_addr, sa->sa_size, 0,
135 1.1 rjs &sc->sc_ioh)) {
136 1.1 rjs printf("%s: unable to map registers\n", sc->sc_dev.dv_xname);
137 1.1 rjs return;
138 1.1 rjs }
139 1.1 rjs
140 1.1 rjs for(i = 0; i < SACCIC_LEN; i++)
141 1.1 rjs sc->sc_intrhand[i] = NULL;
142 1.1 rjs
143 1.1 rjs /* initialize SA1111 interrupt controller */
144 1.1 rjs bus_space_write_4(sc->sc_iot, sc->sc_ioh, SACCIC_INTEN0, 0);
145 1.1 rjs bus_space_write_4(sc->sc_iot, sc->sc_ioh, SACCIC_INTEN1, 0);
146 1.1 rjs bus_space_write_4(sc->sc_iot, sc->sc_ioh, SACCIC_INTTSTSEL, 0);
147 1.1 rjs bus_space_write_4(sc->sc_iot, sc->sc_ioh,
148 1.1 rjs SACCIC_INTSTATCLR0, 0xffffffff);
149 1.1 rjs bus_space_write_4(sc->sc_iot, sc->sc_ioh,
150 1.1 rjs SACCIC_INTSTATCLR1, 0xffffffff);
151 1.1 rjs
152 1.1 rjs /* connect to SA1110's GPIO intr */
153 1.1 rjs sa11x0_intr_establish(0, gpiopin, 1, IPL_SERIAL, sacc_intr, sc);
154 1.1 rjs
155 1.1 rjs /*
156 1.1 rjs * Attach each devices
157 1.1 rjs */
158 1.1 rjs config_search(sa1111_search, self, sa1111_print);
159 1.1 rjs }
160 1.1 rjs
161 1.1 rjs static int
162 1.1 rjs sa1111_search(parent, cf, aux)
163 1.1 rjs struct device *parent;
164 1.1 rjs struct cfdata *cf;
165 1.1 rjs void *aux;
166 1.1 rjs {
167 1.1 rjs if ((*cf->cf_attach->ca_match)(parent, cf, NULL) > 0)
168 1.1 rjs config_attach(parent, cf, NULL, sa1111_print);
169 1.1 rjs
170 1.1 rjs return 0;
171 1.1 rjs }
172 1.1 rjs
173 1.1 rjs static int
174 1.1 rjs sa1111_print(aux, name)
175 1.1 rjs void *aux;
176 1.1 rjs const char *name;
177 1.1 rjs {
178 1.1 rjs printf("\n");
179 1.1 rjs return (UNCONF);
180 1.1 rjs }
181 1.1 rjs
182 1.1 rjs int
183 1.1 rjs sacc_intr(arg)
184 1.1 rjs void *arg;
185 1.1 rjs {
186 1.1 rjs int i;
187 1.1 rjs u_int32_t mask;
188 1.1 rjs struct sacc_intrvec intstat;
189 1.1 rjs struct sacc_softc *sc = arg;
190 1.1 rjs #ifdef hpcarm
191 1.1 rjs struct sacc_intrhand *ih;
192 1.1 rjs #endif
193 1.1 rjs
194 1.1 rjs intstat.lo =
195 1.1 rjs bus_space_read_4(sc->sc_iot, sc->sc_ioh, SACCIC_INTSTATCLR0);
196 1.1 rjs intstat.hi =
197 1.1 rjs bus_space_read_4(sc->sc_iot, sc->sc_ioh, SACCIC_INTSTATCLR1);
198 1.1 rjs DPRINTF(("sacc_intr_dispatch: %x %x\n", intstat.lo, intstat.hi));
199 1.1 rjs
200 1.1 rjs for(i = 0, mask = 1; i < 32; i++, mask <<= 1)
201 1.1 rjs if (intstat.lo & mask) {
202 1.1 rjs /* clear SA1110's GPIO intr status */
203 1.1 rjs bus_space_write_4(sc->sc_piot, sc->sc_gpioh,
204 1.1 rjs SAGPIO_EDR, sc->sc_gpiomask);
205 1.1 rjs /*
206 1.1 rjs * Clear intr status before calling intr handlers.
207 1.1 rjs * This cause stray interrupts, but clearing
208 1.1 rjs * after calling intr handlers cause intr lossage.
209 1.1 rjs */
210 1.1 rjs bus_space_write_4(sc->sc_iot, sc->sc_ioh,
211 1.1 rjs SACCIC_INTSTATCLR0, 1 << i);
212 1.1 rjs
213 1.1 rjs #ifdef hpcarm
214 1.1 rjs for(ih = sc->sc_intrhand[i]; ih; ih = ih->ih_next)
215 1.1 rjs softintr_schedule(ih->ih_soft);
216 1.1 rjs #endif
217 1.1 rjs }
218 1.1 rjs for(i = 0, mask = 1; i < SACCIC_LEN - 32; i++, mask <<= 1)
219 1.1 rjs if (intstat.hi & mask) {
220 1.1 rjs /* clear SA1110's GPIO intr status */
221 1.1 rjs bus_space_write_4(sc->sc_piot, sc->sc_gpioh,
222 1.1 rjs SAGPIO_EDR, sc->sc_gpiomask);
223 1.1 rjs bus_space_write_4(sc->sc_iot, sc->sc_ioh,
224 1.1 rjs SACCIC_INTSTATCLR1, 1 << i);
225 1.1 rjs #ifdef hpcarm
226 1.1 rjs for(ih = sc->sc_intrhand[i + 32]; ih; ih = ih->ih_next)
227 1.1 rjs softintr_schedule(ih->ih_soft);
228 1.1 rjs #endif
229 1.1 rjs }
230 1.1 rjs return 1;
231 1.1 rjs }
232 1.1 rjs
233 1.1 rjs void *
234 1.1 rjs sacc_intr_establish(ic, irq, type, level, ih_fun, ih_arg)
235 1.1 rjs sacc_chipset_tag_t *ic;
236 1.1 rjs int irq, type, level;
237 1.1 rjs int (*ih_fun)(void *);
238 1.1 rjs void *ih_arg;
239 1.1 rjs {
240 1.1 rjs int s;
241 1.1 rjs struct sacc_softc *sc = (struct sacc_softc *)ic;
242 1.1 rjs struct sacc_intrhand **p, *ih;
243 1.1 rjs
244 1.1 rjs /* no point in sleeping unless someone can free memory. */
245 1.1 rjs ih = malloc(sizeof *ih, M_DEVBUF, cold ? M_NOWAIT : M_WAITOK);
246 1.1 rjs if (ih == NULL)
247 1.1 rjs panic("sacc_intr_establish: can't malloc handler info");
248 1.1 rjs
249 1.1 rjs if (irq < 0 || irq > SACCIC_LEN ||
250 1.1 rjs ! (type == IST_EDGE_RAISE || type == IST_EDGE_FALL))
251 1.1 rjs panic("sacc_intr_establish: bogus irq or type");
252 1.1 rjs
253 1.1 rjs if (sc->sc_intrhand[irq] == NULL) {
254 1.1 rjs sacc_intr_setpolarity(ic, irq, type);
255 1.1 rjs sc->sc_intrtype[irq] = type;
256 1.1 rjs } else if (sc->sc_intrtype[irq] != type)
257 1.1 rjs /* XXX we should be able to share raising and
258 1.1 rjs * falling edge intrs */
259 1.1 rjs panic("sacc_intr_establish: type must be unique\n");
260 1.1 rjs
261 1.1 rjs /* install intr handler */
262 1.1 rjs #ifdef hpcarm
263 1.1 rjs ih->ih_soft = softintr_establish(level, (void (*)(void *)) ih_fun,
264 1.1 rjs ih_arg);
265 1.1 rjs #endif
266 1.1 rjs ih->ih_irq = irq;
267 1.1 rjs ih->ih_next = NULL;
268 1.1 rjs
269 1.1 rjs s = splhigh();
270 1.1 rjs for(p = &sc->sc_intrhand[irq]; *p; p = &(*p)->ih_next)
271 1.1 rjs ;
272 1.1 rjs
273 1.1 rjs *p = ih;
274 1.1 rjs
275 1.1 rjs sacc_intr_calculatemasks(sc);
276 1.1 rjs splx(s);
277 1.1 rjs
278 1.1 rjs return(ih);
279 1.1 rjs }
280 1.1 rjs
281 1.1 rjs void
282 1.1 rjs sacc_intr_disestablish(ic, arg)
283 1.1 rjs sacc_chipset_tag_t *ic;
284 1.1 rjs void *arg;
285 1.1 rjs {
286 1.1 rjs int irq, s;
287 1.1 rjs struct sacc_softc *sc = (struct sacc_softc *)ic;
288 1.1 rjs struct sacc_intrhand *ih, **p;
289 1.1 rjs
290 1.1 rjs ih = (struct sacc_intrhand *)arg;
291 1.1 rjs irq = ih->ih_irq;
292 1.1 rjs
293 1.1 rjs #ifdef DIAGNOSTIC
294 1.1 rjs if (irq < 0 || irq > SACCIC_LEN)
295 1.1 rjs panic("sacc_intr_disestablish: bogus irq");
296 1.1 rjs #endif
297 1.1 rjs
298 1.1 rjs s = splhigh();
299 1.1 rjs
300 1.1 rjs for(p = &sc->sc_intrhand[irq];; p = &(*p)->ih_next) {
301 1.1 rjs if (*p == NULL)
302 1.1 rjs panic("sacc_intr_disestablish: handler not registered");
303 1.1 rjs if (*p == ih)
304 1.1 rjs break;
305 1.1 rjs }
306 1.1 rjs *p = (*p)->ih_next;
307 1.1 rjs
308 1.1 rjs sacc_intr_calculatemasks(sc);
309 1.1 rjs splx(s);
310 1.1 rjs
311 1.1 rjs free(ih, M_DEVBUF);
312 1.1 rjs }
313 1.1 rjs
314 1.1 rjs void
315 1.1 rjs sacc_intr_setpolarity(ic, irq, type)
316 1.1 rjs sacc_chipset_tag_t *ic;
317 1.1 rjs int irq;
318 1.1 rjs int type;
319 1.1 rjs {
320 1.1 rjs struct sacc_softc *sc = (struct sacc_softc *)ic;
321 1.1 rjs int s;
322 1.1 rjs u_int32_t pol, mask;
323 1.1 rjs int addr;
324 1.1 rjs
325 1.1 rjs if (irq >= 32) {
326 1.1 rjs addr = SACCIC_INTPOL1;
327 1.1 rjs irq -= 32;
328 1.1 rjs } else
329 1.1 rjs addr = SACCIC_INTPOL0;
330 1.1 rjs
331 1.1 rjs mask = (1 << irq);
332 1.1 rjs
333 1.1 rjs s = splhigh();
334 1.1 rjs pol = bus_space_read_4(sc->sc_iot, sc->sc_ioh, addr);
335 1.1 rjs if (type == IST_EDGE_RAISE)
336 1.1 rjs pol &= ~mask;
337 1.1 rjs else
338 1.1 rjs pol |= mask;
339 1.1 rjs bus_space_write_4(sc->sc_iot, sc->sc_ioh, addr, pol);
340 1.1 rjs splx(s);
341 1.1 rjs }
342 1.1 rjs
343 1.1 rjs void
344 1.1 rjs sacc_intr_calculatemasks(sc)
345 1.1 rjs struct sacc_softc *sc;
346 1.1 rjs {
347 1.1 rjs int irq;
348 1.1 rjs
349 1.1 rjs sc->sc_imask.lo = 0;
350 1.1 rjs sc->sc_imask.hi = 0;
351 1.1 rjs for(irq = 0; irq < 32; irq++)
352 1.1 rjs if (sc->sc_intrhand[irq])
353 1.1 rjs sc->sc_imask.lo |= (1 << irq);
354 1.1 rjs for(irq = 0; irq < SACCIC_LEN - 32; irq++)
355 1.1 rjs if (sc->sc_intrhand[irq + 32])
356 1.1 rjs sc->sc_imask.hi |= (1 << irq);
357 1.1 rjs
358 1.1 rjs
359 1.1 rjs /* XXX this should not be done here */
360 1.1 rjs bus_space_write_4(sc->sc_iot, sc->sc_ioh, SACCIC_INTEN0,
361 1.1 rjs sc->sc_imask.lo);
362 1.1 rjs bus_space_write_4(sc->sc_iot, sc->sc_ioh, SACCIC_INTEN1,
363 1.1 rjs sc->sc_imask.hi);
364 1.1 rjs DPRINTF(("sacc_intr_calculatemasks: %x %x\n", sc->sc_imask.lo,
365 1.1 rjs sc->sc_imask.hi));
366 1.1 rjs }
367