Home | History | Annotate | Line # | Download | only in samsung
exynos_dwcmmc.c revision 1.10.4.1
      1  1.10.4.1   thorpej /* $NetBSD: exynos_dwcmmc.c,v 1.10.4.1 2021/04/03 22:28:18 thorpej Exp $ */
      2       1.1  jmcneill 
      3       1.1  jmcneill /*-
      4       1.1  jmcneill  * Copyright (c) 2015 Jared D. McNeill <jmcneill (at) invisible.ca>
      5       1.1  jmcneill  * All rights reserved.
      6       1.1  jmcneill  *
      7       1.1  jmcneill  * Redistribution and use in source and binary forms, with or without
      8       1.1  jmcneill  * modification, are permitted provided that the following conditions
      9       1.1  jmcneill  * are met:
     10       1.1  jmcneill  * 1. Redistributions of source code must retain the above copyright
     11       1.1  jmcneill  *    notice, this list of conditions and the following disclaimer.
     12       1.1  jmcneill  * 2. Redistributions in binary form must reproduce the above copyright
     13       1.1  jmcneill  *    notice, this list of conditions and the following disclaimer in the
     14       1.1  jmcneill  *    documentation and/or other materials provided with the distribution.
     15       1.1  jmcneill  *
     16       1.1  jmcneill  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17       1.1  jmcneill  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18       1.1  jmcneill  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19       1.1  jmcneill  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     20       1.1  jmcneill  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     21       1.1  jmcneill  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     22       1.1  jmcneill  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     23       1.1  jmcneill  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     24       1.1  jmcneill  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     25       1.1  jmcneill  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     26       1.1  jmcneill  * SUCH DAMAGE.
     27       1.1  jmcneill  */
     28       1.1  jmcneill 
     29       1.1  jmcneill #include <sys/cdefs.h>
     30  1.10.4.1   thorpej __KERNEL_RCSID(0, "$NetBSD: exynos_dwcmmc.c,v 1.10.4.1 2021/04/03 22:28:18 thorpej Exp $");
     31       1.1  jmcneill 
     32       1.1  jmcneill #include <sys/param.h>
     33       1.1  jmcneill #include <sys/bus.h>
     34       1.1  jmcneill #include <sys/device.h>
     35       1.1  jmcneill #include <sys/intr.h>
     36       1.1  jmcneill #include <sys/systm.h>
     37       1.1  jmcneill #include <sys/kernel.h>
     38       1.1  jmcneill #include <sys/mutex.h>
     39       1.1  jmcneill #include <sys/condvar.h>
     40       1.1  jmcneill 
     41       1.1  jmcneill #include <arm/samsung/exynos_var.h>
     42       1.1  jmcneill 
     43      1.10     skrll #include <dev/ic/dwc_mmc_reg.h>
     44       1.1  jmcneill #include <dev/ic/dwc_mmc_var.h>
     45       1.1  jmcneill #include <dev/fdt/fdtvar.h>
     46       1.1  jmcneill 
     47       1.4  jmcneill #define	MPS_BEGIN	0x200
     48       1.4  jmcneill #define	MPS_END		0x204
     49       1.4  jmcneill #define	MPS_CTRL	0x20c
     50       1.4  jmcneill #define	 MPS_CTRL_SECURE_WRITE		__BIT(6)
     51       1.4  jmcneill #define	 MPS_CTRL_NON_SECURE_READ	__BIT(5)
     52       1.4  jmcneill #define	 MPS_CTRL_NON_SECURE_WRITE	__BIT(4)
     53       1.4  jmcneill #define	 MPS_CTRL_VALID			__BIT(0)
     54       1.4  jmcneill 
     55       1.1  jmcneill static int	exynos_dwcmmc_match(device_t, cfdata_t, void *);
     56       1.1  jmcneill static void	exynos_dwcmmc_attach(device_t, device_t, void *);
     57       1.1  jmcneill 
     58       1.1  jmcneill static int	exynos_dwcmmc_card_detect(struct dwc_mmc_softc *);
     59       1.6  jmcneill static int	exynos_dwcmmc_bus_clock(struct dwc_mmc_softc *, int);
     60       1.1  jmcneill 
     61       1.1  jmcneill struct exynos_dwcmmc_softc {
     62       1.1  jmcneill 	struct dwc_mmc_softc	sc;
     63       1.1  jmcneill 	struct clk		*sc_clk_biu;
     64       1.1  jmcneill 	struct clk		*sc_clk_ciu;
     65       1.1  jmcneill 	struct fdtbus_gpio_pin	*sc_pin_cd;
     66       1.6  jmcneill 	u_int			sc_ciu_div;
     67       1.1  jmcneill };
     68       1.1  jmcneill 
     69       1.8     skrll CFATTACH_DECL_NEW(exynos_dwcmmc, sizeof(struct exynos_dwcmmc_softc),
     70       1.1  jmcneill 	exynos_dwcmmc_match, exynos_dwcmmc_attach, NULL, NULL);
     71       1.1  jmcneill 
     72  1.10.4.1   thorpej static const struct device_compatible_entry compat_data[] = {
     73  1.10.4.1   thorpej 						/* disable encryption mode? */
     74  1.10.4.1   thorpej 	{ .compat = "samsung,exynos5250-dw-mshc",	.value = 0 },
     75  1.10.4.1   thorpej 	{ .compat = "samsung,exynos5420-dw-mshc-smu",	.value = 1 },
     76  1.10.4.1   thorpej 	{ .compat = "samsung,exynos5420-dw-mshc",	.value = 0 },
     77  1.10.4.1   thorpej 	DEVICE_COMPAT_EOL
     78       1.1  jmcneill };
     79       1.1  jmcneill 
     80       1.1  jmcneill static int
     81       1.1  jmcneill exynos_dwcmmc_match(device_t parent, cfdata_t cf, void *aux)
     82       1.1  jmcneill {
     83       1.1  jmcneill 	struct fdt_attach_args * const faa = aux;
     84       1.1  jmcneill 
     85  1.10.4.1   thorpej 	return of_compatible_match(faa->faa_phandle, compat_data);
     86       1.1  jmcneill }
     87       1.1  jmcneill 
     88       1.1  jmcneill static void
     89       1.1  jmcneill exynos_dwcmmc_attach(device_t parent, device_t self, void *aux)
     90       1.1  jmcneill {
     91       1.1  jmcneill 	struct exynos_dwcmmc_softc *esc = device_private(self);
     92       1.1  jmcneill 	struct dwc_mmc_softc *sc = &esc->sc;
     93       1.1  jmcneill 	struct fdt_attach_args * const faa = aux;
     94  1.10.4.1   thorpej 	const struct device_compatible_entry *dce;
     95       1.1  jmcneill 	const int phandle = faa->faa_phandle;
     96       1.1  jmcneill 	char intrstr[128];
     97       1.1  jmcneill 	bus_addr_t addr;
     98       1.1  jmcneill 	bus_size_t size;
     99       1.1  jmcneill 	int error;
    100       1.1  jmcneill 
    101       1.1  jmcneill 	if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
    102       1.1  jmcneill 		aprint_error(": couldn't get registers\n");
    103       1.1  jmcneill 		return;
    104       1.1  jmcneill 	}
    105       1.1  jmcneill 
    106       1.6  jmcneill 	if (of_getprop_uint32(phandle, "samsung,dw-mshc-ciu-div", &esc->sc_ciu_div)) {
    107       1.1  jmcneill 		aprint_error(": missing samsung,dw-mshc-ciu-div property\n");
    108       1.1  jmcneill 		return;
    109       1.1  jmcneill 	}
    110       1.1  jmcneill 
    111       1.1  jmcneill 	esc->sc_clk_biu = fdtbus_clock_get(phandle, "biu");
    112       1.1  jmcneill 	if (esc->sc_clk_biu == NULL) {
    113       1.1  jmcneill 		aprint_error(": couldn't get clock biu\n");
    114       1.1  jmcneill 		return;
    115       1.1  jmcneill 	}
    116       1.1  jmcneill 	esc->sc_clk_ciu = fdtbus_clock_get(phandle, "ciu");
    117       1.1  jmcneill 	if (esc->sc_clk_ciu == NULL) {
    118       1.1  jmcneill 		aprint_error(": couldn't get clock ciu\n");
    119       1.1  jmcneill 		return;
    120       1.1  jmcneill 	}
    121       1.2  jmcneill 
    122       1.2  jmcneill 	error = clk_enable(esc->sc_clk_biu);
    123       1.1  jmcneill 	if (error) {
    124       1.2  jmcneill 		aprint_error(": couldn't enable clock biu: %d\n", error);
    125       1.1  jmcneill 		return;
    126       1.1  jmcneill 	}
    127       1.1  jmcneill 	error = clk_enable(esc->sc_clk_ciu);
    128       1.1  jmcneill 	if (error) {
    129       1.1  jmcneill 		aprint_error(": couldn't enable clock ciu: %d\n", error);
    130       1.1  jmcneill 		return;
    131       1.1  jmcneill 	}
    132       1.1  jmcneill 
    133  1.10.4.1   thorpej 	dce = of_compatible_lookup(faa->faa_phandle, compat_data);
    134  1.10.4.1   thorpej 	KASSERT(dce != NULL);
    135  1.10.4.1   thorpej 
    136       1.1  jmcneill 	sc->sc_dev = self;
    137       1.1  jmcneill 	sc->sc_bst = faa->faa_bst;
    138       1.1  jmcneill 	sc->sc_dmat = faa->faa_dmat;
    139      1.10     skrll 	sc->sc_intr_cardmask = DWC_MMC_INT_SDIO_INT(8);
    140       1.1  jmcneill 	error = bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh);
    141       1.1  jmcneill 	if (error) {
    142       1.9     skrll 		aprint_error(": couldn't map %#" PRIxBUSADDR ": %d\n",
    143       1.9     skrll 		    addr, error);
    144       1.1  jmcneill 		return;
    145       1.1  jmcneill 	}
    146       1.1  jmcneill 
    147       1.6  jmcneill 	sc->sc_clock_freq = clk_get_rate(esc->sc_clk_ciu) / (esc->sc_ciu_div + 1);
    148       1.7  jmcneill 	of_getprop_uint32(phandle, "fifo-depth", &sc->sc_fifo_depth);
    149       1.7  jmcneill 	sc->sc_flags = DWC_MMC_F_DMA;
    150       1.6  jmcneill 	sc->sc_bus_clock = exynos_dwcmmc_bus_clock;
    151       1.1  jmcneill 
    152       1.1  jmcneill 	esc->sc_pin_cd = fdtbus_gpio_acquire(phandle, "cd-gpios",
    153       1.1  jmcneill 	    GPIO_PIN_INPUT);
    154       1.4  jmcneill 	if (esc->sc_pin_cd)
    155       1.1  jmcneill 		sc->sc_card_detect = exynos_dwcmmc_card_detect;
    156       1.1  jmcneill 
    157       1.1  jmcneill 	aprint_naive("\n");
    158       1.1  jmcneill 	aprint_normal(": MHS (%u Hz)\n", sc->sc_clock_freq);
    159       1.1  jmcneill 
    160       1.1  jmcneill 	if (!fdtbus_intr_str(phandle, 0, intrstr, sizeof(intrstr))) {
    161       1.1  jmcneill 		aprint_error_dev(self, "failed to decode interrupt\n");
    162       1.1  jmcneill 		return;
    163       1.1  jmcneill 	}
    164       1.1  jmcneill 
    165       1.4  jmcneill 	if (dwc_mmc_init(sc) != 0)
    166       1.4  jmcneill 		return;
    167       1.4  jmcneill 
    168  1.10.4.1   thorpej 	sc->sc_ih = fdtbus_intr_establish_xname(phandle, 0, IPL_BIO, 0,
    169  1.10.4.1   thorpej 	    dwc_mmc_intr, sc, device_xname(self));
    170       1.1  jmcneill 	if (sc->sc_ih == NULL) {
    171       1.1  jmcneill 		aprint_error_dev(self, "couldn't establish interrupt on %s\n",
    172       1.1  jmcneill 		    intrstr);
    173       1.1  jmcneill 		return;
    174       1.1  jmcneill 	}
    175       1.1  jmcneill 	aprint_normal_dev(self, "interrupting on %s\n", intrstr);
    176       1.1  jmcneill 
    177       1.4  jmcneill 	/* Disable encryption mode */
    178  1.10.4.1   thorpej 	if (dce->value != 0) {
    179       1.4  jmcneill 		bus_space_write_4(sc->sc_bst, sc->sc_bsh, MPS_BEGIN, 0);
    180       1.4  jmcneill 		bus_space_write_4(sc->sc_bst, sc->sc_bsh, MPS_END, ~0U);
    181       1.4  jmcneill 		bus_space_write_4(sc->sc_bst, sc->sc_bsh, MPS_CTRL,
    182       1.4  jmcneill 		    MPS_CTRL_NON_SECURE_READ | MPS_CTRL_NON_SECURE_WRITE |
    183       1.4  jmcneill 		    MPS_CTRL_SECURE_WRITE | MPS_CTRL_VALID);
    184       1.4  jmcneill 	}
    185       1.1  jmcneill }
    186       1.1  jmcneill 
    187       1.1  jmcneill static int
    188       1.1  jmcneill exynos_dwcmmc_card_detect(struct dwc_mmc_softc *sc)
    189       1.1  jmcneill {
    190       1.1  jmcneill 	struct exynos_dwcmmc_softc *esc = device_private(sc->sc_dev);
    191       1.1  jmcneill 
    192       1.1  jmcneill 	KASSERT(esc->sc_pin_cd != NULL);
    193       1.1  jmcneill 
    194       1.1  jmcneill 	return fdtbus_gpio_read(esc->sc_pin_cd);
    195       1.1  jmcneill }
    196       1.6  jmcneill 
    197       1.6  jmcneill static int
    198       1.6  jmcneill exynos_dwcmmc_bus_clock(struct dwc_mmc_softc *sc, int rate)
    199       1.6  jmcneill {
    200       1.6  jmcneill 	struct exynos_dwcmmc_softc *esc = device_private(sc->sc_dev);
    201       1.6  jmcneill 	const int ciu_div = esc->sc_ciu_div + 1;
    202       1.6  jmcneill 	int error;
    203       1.6  jmcneill 
    204       1.6  jmcneill 	error = clk_set_rate(esc->sc_clk_ciu, 1000 * rate * ciu_div);
    205       1.6  jmcneill 	if (error != 0) {
    206       1.6  jmcneill 		aprint_error_dev(sc->sc_dev, "failed to set rate to %u Hz: %d\n",
    207       1.6  jmcneill 		    rate * ciu_div * 1000, error);
    208       1.6  jmcneill 		return error;
    209       1.6  jmcneill 	}
    210       1.6  jmcneill 
    211       1.6  jmcneill 	sc->sc_clock_freq = clk_get_rate(esc->sc_clk_ciu) / ciu_div;
    212       1.6  jmcneill 
    213       1.6  jmcneill 	aprint_debug_dev(sc->sc_dev, "set clock rate to %u Hz (target %u Hz)\n",
    214       1.6  jmcneill 	    sc->sc_clock_freq, rate * 1000);
    215       1.6  jmcneill 
    216       1.6  jmcneill 	return 0;
    217       1.6  jmcneill }
    218