Home | History | Annotate | Line # | Download | only in samsung
exynos_dwcmmc.c revision 1.3.10.1
      1  1.3.10.1       snj /* $NetBSD: exynos_dwcmmc.c,v 1.3.10.1 2017/07/18 19:13:08 snj Exp $ */
      2       1.1  jmcneill 
      3       1.1  jmcneill /*-
      4       1.1  jmcneill  * Copyright (c) 2015 Jared D. McNeill <jmcneill (at) invisible.ca>
      5       1.1  jmcneill  * All rights reserved.
      6       1.1  jmcneill  *
      7       1.1  jmcneill  * Redistribution and use in source and binary forms, with or without
      8       1.1  jmcneill  * modification, are permitted provided that the following conditions
      9       1.1  jmcneill  * are met:
     10       1.1  jmcneill  * 1. Redistributions of source code must retain the above copyright
     11       1.1  jmcneill  *    notice, this list of conditions and the following disclaimer.
     12       1.1  jmcneill  * 2. Redistributions in binary form must reproduce the above copyright
     13       1.1  jmcneill  *    notice, this list of conditions and the following disclaimer in the
     14       1.1  jmcneill  *    documentation and/or other materials provided with the distribution.
     15       1.1  jmcneill  *
     16       1.1  jmcneill  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17       1.1  jmcneill  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18       1.1  jmcneill  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19       1.1  jmcneill  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     20       1.1  jmcneill  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     21       1.1  jmcneill  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     22       1.1  jmcneill  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     23       1.1  jmcneill  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     24       1.1  jmcneill  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     25       1.1  jmcneill  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     26       1.1  jmcneill  * SUCH DAMAGE.
     27       1.1  jmcneill  */
     28       1.1  jmcneill 
     29       1.1  jmcneill #include <sys/cdefs.h>
     30  1.3.10.1       snj __KERNEL_RCSID(0, "$NetBSD: exynos_dwcmmc.c,v 1.3.10.1 2017/07/18 19:13:08 snj Exp $");
     31       1.1  jmcneill 
     32       1.1  jmcneill #include <sys/param.h>
     33       1.1  jmcneill #include <sys/bus.h>
     34       1.1  jmcneill #include <sys/device.h>
     35       1.1  jmcneill #include <sys/intr.h>
     36       1.1  jmcneill #include <sys/systm.h>
     37       1.1  jmcneill #include <sys/kernel.h>
     38       1.1  jmcneill #include <sys/mutex.h>
     39       1.1  jmcneill #include <sys/condvar.h>
     40       1.1  jmcneill 
     41       1.1  jmcneill #include <arm/samsung/exynos_var.h>
     42       1.1  jmcneill 
     43       1.1  jmcneill #include <dev/ic/dwc_mmc_var.h>
     44       1.1  jmcneill #include <dev/fdt/fdtvar.h>
     45       1.1  jmcneill 
     46  1.3.10.1       snj #define	FIFO_REG	0x200
     47  1.3.10.1       snj #define	MPS_BEGIN	0x200
     48  1.3.10.1       snj #define	MPS_END		0x204
     49  1.3.10.1       snj #define	MPS_CTRL	0x20c
     50  1.3.10.1       snj #define	 MPS_CTRL_SECURE_WRITE		__BIT(6)
     51  1.3.10.1       snj #define	 MPS_CTRL_NON_SECURE_READ	__BIT(5)
     52  1.3.10.1       snj #define	 MPS_CTRL_NON_SECURE_WRITE	__BIT(4)
     53  1.3.10.1       snj #define	 MPS_CTRL_VALID			__BIT(0)
     54  1.3.10.1       snj 
     55       1.1  jmcneill static int	exynos_dwcmmc_match(device_t, cfdata_t, void *);
     56       1.1  jmcneill static void	exynos_dwcmmc_attach(device_t, device_t, void *);
     57       1.1  jmcneill 
     58       1.1  jmcneill static int	exynos_dwcmmc_card_detect(struct dwc_mmc_softc *);
     59       1.1  jmcneill 
     60       1.1  jmcneill struct exynos_dwcmmc_softc {
     61       1.1  jmcneill 	struct dwc_mmc_softc	sc;
     62       1.1  jmcneill 	struct clk		*sc_clk_biu;
     63       1.1  jmcneill 	struct clk		*sc_clk_ciu;
     64       1.1  jmcneill 	struct fdtbus_gpio_pin	*sc_pin_cd;
     65       1.1  jmcneill };
     66       1.1  jmcneill 
     67       1.1  jmcneill CFATTACH_DECL_NEW(exynos_dwcmmc, sizeof(struct dwc_mmc_softc),
     68       1.1  jmcneill 	exynos_dwcmmc_match, exynos_dwcmmc_attach, NULL, NULL);
     69       1.1  jmcneill 
     70       1.1  jmcneill static const char * const exynos_dwcmmc_compat[] = {
     71       1.1  jmcneill 	"samsung,exynos5420-dw-mshc-smu",
     72       1.1  jmcneill 	"samsung,exynos5420-dw-mshc",
     73       1.1  jmcneill 	NULL
     74       1.1  jmcneill };
     75       1.1  jmcneill 
     76       1.1  jmcneill static int
     77       1.1  jmcneill exynos_dwcmmc_match(device_t parent, cfdata_t cf, void *aux)
     78       1.1  jmcneill {
     79       1.1  jmcneill 	struct fdt_attach_args * const faa = aux;
     80       1.1  jmcneill 
     81       1.1  jmcneill 	return of_match_compatible(faa->faa_phandle, exynos_dwcmmc_compat);
     82       1.1  jmcneill }
     83       1.1  jmcneill 
     84       1.1  jmcneill static void
     85       1.1  jmcneill exynos_dwcmmc_attach(device_t parent, device_t self, void *aux)
     86       1.1  jmcneill {
     87       1.1  jmcneill 	struct exynos_dwcmmc_softc *esc = device_private(self);
     88       1.1  jmcneill 	struct dwc_mmc_softc *sc = &esc->sc;
     89       1.1  jmcneill 	struct fdt_attach_args * const faa = aux;
     90       1.1  jmcneill 	const int phandle = faa->faa_phandle;
     91       1.1  jmcneill 	char intrstr[128];
     92       1.1  jmcneill 	bus_addr_t addr;
     93       1.1  jmcneill 	bus_size_t size;
     94       1.3  dholland 	u_int ciu_div, fifo_depth;
     95       1.1  jmcneill 	int error;
     96       1.1  jmcneill 
     97       1.1  jmcneill 	if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
     98       1.1  jmcneill 		aprint_error(": couldn't get registers\n");
     99       1.1  jmcneill 		return;
    100       1.1  jmcneill 	}
    101       1.1  jmcneill 
    102       1.3  dholland 	//if (of_getprop_uint32(phandle, "bus-width", &bus_width)) {
    103       1.3  dholland 	//	bus_width = 4;
    104       1.3  dholland 	//}
    105       1.2  jmcneill 	if (of_getprop_uint32(phandle, "fifo-depth", &fifo_depth)) {
    106       1.2  jmcneill 		fifo_depth = 64;
    107       1.2  jmcneill 	}
    108       1.1  jmcneill 	if (of_getprop_uint32(phandle, "samsung,dw-mshc-ciu-div", &ciu_div)) {
    109       1.1  jmcneill 		aprint_error(": missing samsung,dw-mshc-ciu-div property\n");
    110       1.1  jmcneill 		return;
    111       1.1  jmcneill 	}
    112       1.1  jmcneill 
    113       1.1  jmcneill 	esc->sc_clk_biu = fdtbus_clock_get(phandle, "biu");
    114       1.1  jmcneill 	if (esc->sc_clk_biu == NULL) {
    115       1.1  jmcneill 		aprint_error(": couldn't get clock biu\n");
    116       1.1  jmcneill 		return;
    117       1.1  jmcneill 	}
    118       1.1  jmcneill 	esc->sc_clk_ciu = fdtbus_clock_get(phandle, "ciu");
    119       1.1  jmcneill 	if (esc->sc_clk_ciu == NULL) {
    120       1.1  jmcneill 		aprint_error(": couldn't get clock ciu\n");
    121       1.1  jmcneill 		return;
    122       1.1  jmcneill 	}
    123       1.2  jmcneill 
    124       1.2  jmcneill 	error = clk_enable(esc->sc_clk_biu);
    125       1.1  jmcneill 	if (error) {
    126       1.2  jmcneill 		aprint_error(": couldn't enable clock biu: %d\n", error);
    127       1.1  jmcneill 		return;
    128       1.1  jmcneill 	}
    129       1.1  jmcneill 	error = clk_enable(esc->sc_clk_ciu);
    130       1.1  jmcneill 	if (error) {
    131       1.1  jmcneill 		aprint_error(": couldn't enable clock ciu: %d\n", error);
    132       1.1  jmcneill 		return;
    133       1.1  jmcneill 	}
    134       1.1  jmcneill 
    135       1.1  jmcneill 	sc->sc_dev = self;
    136       1.1  jmcneill 	sc->sc_bst = faa->faa_bst;
    137       1.1  jmcneill 	sc->sc_dmat = faa->faa_dmat;
    138       1.1  jmcneill 	error = bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh);
    139       1.1  jmcneill 	if (error) {
    140       1.1  jmcneill 		aprint_error(": couldn't map %#llx: %d\n",
    141       1.1  jmcneill 		    (uint64_t)addr, error);
    142       1.1  jmcneill 		return;
    143       1.1  jmcneill 	}
    144       1.1  jmcneill 
    145       1.1  jmcneill 	sc->sc_clock_freq = clk_get_rate(esc->sc_clk_ciu) / (ciu_div + 1);
    146       1.2  jmcneill 	sc->sc_fifo_depth = fifo_depth;
    147  1.3.10.1       snj 	sc->sc_fifo_reg = FIFO_REG;
    148  1.3.10.1       snj 	sc->sc_flags = DWC_MMC_F_USE_HOLD_REG | DWC_MMC_F_DMA;
    149       1.1  jmcneill 
    150       1.1  jmcneill 	esc->sc_pin_cd = fdtbus_gpio_acquire(phandle, "cd-gpios",
    151       1.1  jmcneill 	    GPIO_PIN_INPUT);
    152  1.3.10.1       snj 	if (esc->sc_pin_cd)
    153       1.1  jmcneill 		sc->sc_card_detect = exynos_dwcmmc_card_detect;
    154       1.1  jmcneill 
    155       1.1  jmcneill 	aprint_naive("\n");
    156       1.1  jmcneill 	aprint_normal(": MHS (%u Hz)\n", sc->sc_clock_freq);
    157       1.1  jmcneill 
    158       1.1  jmcneill 	if (!fdtbus_intr_str(phandle, 0, intrstr, sizeof(intrstr))) {
    159       1.1  jmcneill 		aprint_error_dev(self, "failed to decode interrupt\n");
    160       1.1  jmcneill 		return;
    161       1.1  jmcneill 	}
    162       1.1  jmcneill 
    163  1.3.10.1       snj 	if (dwc_mmc_init(sc) != 0)
    164  1.3.10.1       snj 		return;
    165  1.3.10.1       snj 
    166       1.1  jmcneill 	sc->sc_ih = fdtbus_intr_establish(phandle, 0, IPL_BIO, 0,
    167       1.1  jmcneill 	    dwc_mmc_intr, sc);
    168       1.1  jmcneill 	if (sc->sc_ih == NULL) {
    169       1.1  jmcneill 		aprint_error_dev(self, "couldn't establish interrupt on %s\n",
    170       1.1  jmcneill 		    intrstr);
    171       1.1  jmcneill 		return;
    172       1.1  jmcneill 	}
    173       1.1  jmcneill 	aprint_normal_dev(self, "interrupting on %s\n", intrstr);
    174       1.1  jmcneill 
    175  1.3.10.1       snj 	/* Disable encryption mode */
    176  1.3.10.1       snj 	const char * compat_enc[] = { "samsung,exynos5420-dw-mshc-smu", NULL };
    177  1.3.10.1       snj 	if (of_match_compatible(phandle, compat_enc)) {
    178  1.3.10.1       snj 		bus_space_write_4(sc->sc_bst, sc->sc_bsh, MPS_BEGIN, 0);
    179  1.3.10.1       snj 		bus_space_write_4(sc->sc_bst, sc->sc_bsh, MPS_END, ~0U);
    180  1.3.10.1       snj 		bus_space_write_4(sc->sc_bst, sc->sc_bsh, MPS_CTRL,
    181  1.3.10.1       snj 		    MPS_CTRL_NON_SECURE_READ | MPS_CTRL_NON_SECURE_WRITE |
    182  1.3.10.1       snj 		    MPS_CTRL_SECURE_WRITE | MPS_CTRL_VALID);
    183  1.3.10.1       snj 	}
    184       1.1  jmcneill }
    185       1.1  jmcneill 
    186       1.1  jmcneill static int
    187       1.1  jmcneill exynos_dwcmmc_card_detect(struct dwc_mmc_softc *sc)
    188       1.1  jmcneill {
    189       1.1  jmcneill 	struct exynos_dwcmmc_softc *esc = device_private(sc->sc_dev);
    190       1.1  jmcneill 
    191       1.1  jmcneill 	KASSERT(esc->sc_pin_cd != NULL);
    192       1.1  jmcneill 
    193       1.1  jmcneill 	return fdtbus_gpio_read(esc->sc_pin_cd);
    194       1.1  jmcneill }
    195