Home | History | Annotate | Line # | Download | only in samsung
exynos_dwcmmc.c revision 1.5.8.1
      1  1.5.8.1  christos /* $NetBSD: exynos_dwcmmc.c,v 1.5.8.1 2019/06/10 22:05:56 christos Exp $ */
      2      1.1  jmcneill 
      3      1.1  jmcneill /*-
      4      1.1  jmcneill  * Copyright (c) 2015 Jared D. McNeill <jmcneill (at) invisible.ca>
      5      1.1  jmcneill  * All rights reserved.
      6      1.1  jmcneill  *
      7      1.1  jmcneill  * Redistribution and use in source and binary forms, with or without
      8      1.1  jmcneill  * modification, are permitted provided that the following conditions
      9      1.1  jmcneill  * are met:
     10      1.1  jmcneill  * 1. Redistributions of source code must retain the above copyright
     11      1.1  jmcneill  *    notice, this list of conditions and the following disclaimer.
     12      1.1  jmcneill  * 2. Redistributions in binary form must reproduce the above copyright
     13      1.1  jmcneill  *    notice, this list of conditions and the following disclaimer in the
     14      1.1  jmcneill  *    documentation and/or other materials provided with the distribution.
     15      1.1  jmcneill  *
     16      1.1  jmcneill  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17      1.1  jmcneill  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18      1.1  jmcneill  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19      1.1  jmcneill  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     20      1.1  jmcneill  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     21      1.1  jmcneill  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     22      1.1  jmcneill  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     23      1.1  jmcneill  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     24      1.1  jmcneill  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     25      1.1  jmcneill  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     26      1.1  jmcneill  * SUCH DAMAGE.
     27      1.1  jmcneill  */
     28      1.1  jmcneill 
     29      1.1  jmcneill #include <sys/cdefs.h>
     30  1.5.8.1  christos __KERNEL_RCSID(0, "$NetBSD: exynos_dwcmmc.c,v 1.5.8.1 2019/06/10 22:05:56 christos Exp $");
     31      1.1  jmcneill 
     32      1.1  jmcneill #include <sys/param.h>
     33      1.1  jmcneill #include <sys/bus.h>
     34      1.1  jmcneill #include <sys/device.h>
     35      1.1  jmcneill #include <sys/intr.h>
     36      1.1  jmcneill #include <sys/systm.h>
     37      1.1  jmcneill #include <sys/kernel.h>
     38      1.1  jmcneill #include <sys/mutex.h>
     39      1.1  jmcneill #include <sys/condvar.h>
     40      1.1  jmcneill 
     41      1.1  jmcneill #include <arm/samsung/exynos_var.h>
     42      1.1  jmcneill 
     43      1.1  jmcneill #include <dev/ic/dwc_mmc_var.h>
     44      1.1  jmcneill #include <dev/fdt/fdtvar.h>
     45      1.1  jmcneill 
     46      1.4  jmcneill #define	MPS_BEGIN	0x200
     47      1.4  jmcneill #define	MPS_END		0x204
     48      1.4  jmcneill #define	MPS_CTRL	0x20c
     49      1.4  jmcneill #define	 MPS_CTRL_SECURE_WRITE		__BIT(6)
     50      1.4  jmcneill #define	 MPS_CTRL_NON_SECURE_READ	__BIT(5)
     51      1.4  jmcneill #define	 MPS_CTRL_NON_SECURE_WRITE	__BIT(4)
     52      1.4  jmcneill #define	 MPS_CTRL_VALID			__BIT(0)
     53      1.4  jmcneill 
     54      1.1  jmcneill static int	exynos_dwcmmc_match(device_t, cfdata_t, void *);
     55      1.1  jmcneill static void	exynos_dwcmmc_attach(device_t, device_t, void *);
     56      1.1  jmcneill 
     57      1.1  jmcneill static int	exynos_dwcmmc_card_detect(struct dwc_mmc_softc *);
     58  1.5.8.1  christos static int	exynos_dwcmmc_bus_clock(struct dwc_mmc_softc *, int);
     59      1.1  jmcneill 
     60      1.1  jmcneill struct exynos_dwcmmc_softc {
     61      1.1  jmcneill 	struct dwc_mmc_softc	sc;
     62      1.1  jmcneill 	struct clk		*sc_clk_biu;
     63      1.1  jmcneill 	struct clk		*sc_clk_ciu;
     64      1.1  jmcneill 	struct fdtbus_gpio_pin	*sc_pin_cd;
     65  1.5.8.1  christos 	u_int			sc_ciu_div;
     66      1.1  jmcneill };
     67      1.1  jmcneill 
     68  1.5.8.1  christos CFATTACH_DECL_NEW(exynos_dwcmmc, sizeof(struct exynos_dwcmmc_softc),
     69      1.1  jmcneill 	exynos_dwcmmc_match, exynos_dwcmmc_attach, NULL, NULL);
     70      1.1  jmcneill 
     71      1.1  jmcneill static const char * const exynos_dwcmmc_compat[] = {
     72      1.5     skrll 	"samsung,exynos5250-dw-mshc",
     73      1.1  jmcneill 	"samsung,exynos5420-dw-mshc-smu",
     74      1.1  jmcneill 	"samsung,exynos5420-dw-mshc",
     75      1.1  jmcneill 	NULL
     76      1.1  jmcneill };
     77      1.1  jmcneill 
     78      1.1  jmcneill static int
     79      1.1  jmcneill exynos_dwcmmc_match(device_t parent, cfdata_t cf, void *aux)
     80      1.1  jmcneill {
     81      1.1  jmcneill 	struct fdt_attach_args * const faa = aux;
     82      1.1  jmcneill 
     83      1.1  jmcneill 	return of_match_compatible(faa->faa_phandle, exynos_dwcmmc_compat);
     84      1.1  jmcneill }
     85      1.1  jmcneill 
     86      1.1  jmcneill static void
     87      1.1  jmcneill exynos_dwcmmc_attach(device_t parent, device_t self, void *aux)
     88      1.1  jmcneill {
     89      1.1  jmcneill 	struct exynos_dwcmmc_softc *esc = device_private(self);
     90      1.1  jmcneill 	struct dwc_mmc_softc *sc = &esc->sc;
     91      1.1  jmcneill 	struct fdt_attach_args * const faa = aux;
     92      1.1  jmcneill 	const int phandle = faa->faa_phandle;
     93      1.1  jmcneill 	char intrstr[128];
     94      1.1  jmcneill 	bus_addr_t addr;
     95      1.1  jmcneill 	bus_size_t size;
     96      1.1  jmcneill 	int error;
     97      1.1  jmcneill 
     98      1.1  jmcneill 	if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
     99      1.1  jmcneill 		aprint_error(": couldn't get registers\n");
    100      1.1  jmcneill 		return;
    101      1.1  jmcneill 	}
    102      1.1  jmcneill 
    103  1.5.8.1  christos 	if (of_getprop_uint32(phandle, "samsung,dw-mshc-ciu-div", &esc->sc_ciu_div)) {
    104      1.1  jmcneill 		aprint_error(": missing samsung,dw-mshc-ciu-div property\n");
    105      1.1  jmcneill 		return;
    106      1.1  jmcneill 	}
    107      1.1  jmcneill 
    108      1.1  jmcneill 	esc->sc_clk_biu = fdtbus_clock_get(phandle, "biu");
    109      1.1  jmcneill 	if (esc->sc_clk_biu == NULL) {
    110      1.1  jmcneill 		aprint_error(": couldn't get clock biu\n");
    111      1.1  jmcneill 		return;
    112      1.1  jmcneill 	}
    113      1.1  jmcneill 	esc->sc_clk_ciu = fdtbus_clock_get(phandle, "ciu");
    114      1.1  jmcneill 	if (esc->sc_clk_ciu == NULL) {
    115      1.1  jmcneill 		aprint_error(": couldn't get clock ciu\n");
    116      1.1  jmcneill 		return;
    117      1.1  jmcneill 	}
    118      1.2  jmcneill 
    119      1.2  jmcneill 	error = clk_enable(esc->sc_clk_biu);
    120      1.1  jmcneill 	if (error) {
    121      1.2  jmcneill 		aprint_error(": couldn't enable clock biu: %d\n", error);
    122      1.1  jmcneill 		return;
    123      1.1  jmcneill 	}
    124      1.1  jmcneill 	error = clk_enable(esc->sc_clk_ciu);
    125      1.1  jmcneill 	if (error) {
    126      1.1  jmcneill 		aprint_error(": couldn't enable clock ciu: %d\n", error);
    127      1.1  jmcneill 		return;
    128      1.1  jmcneill 	}
    129      1.1  jmcneill 
    130      1.1  jmcneill 	sc->sc_dev = self;
    131      1.1  jmcneill 	sc->sc_bst = faa->faa_bst;
    132      1.1  jmcneill 	sc->sc_dmat = faa->faa_dmat;
    133      1.1  jmcneill 	error = bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh);
    134      1.1  jmcneill 	if (error) {
    135      1.1  jmcneill 		aprint_error(": couldn't map %#llx: %d\n",
    136      1.1  jmcneill 		    (uint64_t)addr, error);
    137      1.1  jmcneill 		return;
    138      1.1  jmcneill 	}
    139      1.1  jmcneill 
    140  1.5.8.1  christos 	sc->sc_clock_freq = clk_get_rate(esc->sc_clk_ciu) / (esc->sc_ciu_div + 1);
    141  1.5.8.1  christos 	of_getprop_uint32(phandle, "fifo-depth", &sc->sc_fifo_depth);
    142  1.5.8.1  christos 	sc->sc_flags = DWC_MMC_F_DMA;
    143  1.5.8.1  christos 	sc->sc_bus_clock = exynos_dwcmmc_bus_clock;
    144      1.1  jmcneill 
    145      1.1  jmcneill 	esc->sc_pin_cd = fdtbus_gpio_acquire(phandle, "cd-gpios",
    146      1.1  jmcneill 	    GPIO_PIN_INPUT);
    147      1.4  jmcneill 	if (esc->sc_pin_cd)
    148      1.1  jmcneill 		sc->sc_card_detect = exynos_dwcmmc_card_detect;
    149      1.1  jmcneill 
    150      1.1  jmcneill 	aprint_naive("\n");
    151      1.1  jmcneill 	aprint_normal(": MHS (%u Hz)\n", sc->sc_clock_freq);
    152      1.1  jmcneill 
    153      1.1  jmcneill 	if (!fdtbus_intr_str(phandle, 0, intrstr, sizeof(intrstr))) {
    154      1.1  jmcneill 		aprint_error_dev(self, "failed to decode interrupt\n");
    155      1.1  jmcneill 		return;
    156      1.1  jmcneill 	}
    157      1.1  jmcneill 
    158      1.4  jmcneill 	if (dwc_mmc_init(sc) != 0)
    159      1.4  jmcneill 		return;
    160      1.4  jmcneill 
    161      1.1  jmcneill 	sc->sc_ih = fdtbus_intr_establish(phandle, 0, IPL_BIO, 0,
    162      1.1  jmcneill 	    dwc_mmc_intr, sc);
    163      1.1  jmcneill 	if (sc->sc_ih == NULL) {
    164      1.1  jmcneill 		aprint_error_dev(self, "couldn't establish interrupt on %s\n",
    165      1.1  jmcneill 		    intrstr);
    166      1.1  jmcneill 		return;
    167      1.1  jmcneill 	}
    168      1.1  jmcneill 	aprint_normal_dev(self, "interrupting on %s\n", intrstr);
    169      1.1  jmcneill 
    170      1.4  jmcneill 	/* Disable encryption mode */
    171      1.4  jmcneill 	const char * compat_enc[] = { "samsung,exynos5420-dw-mshc-smu", NULL };
    172      1.4  jmcneill 	if (of_match_compatible(phandle, compat_enc)) {
    173      1.4  jmcneill 		bus_space_write_4(sc->sc_bst, sc->sc_bsh, MPS_BEGIN, 0);
    174      1.4  jmcneill 		bus_space_write_4(sc->sc_bst, sc->sc_bsh, MPS_END, ~0U);
    175      1.4  jmcneill 		bus_space_write_4(sc->sc_bst, sc->sc_bsh, MPS_CTRL,
    176      1.4  jmcneill 		    MPS_CTRL_NON_SECURE_READ | MPS_CTRL_NON_SECURE_WRITE |
    177      1.4  jmcneill 		    MPS_CTRL_SECURE_WRITE | MPS_CTRL_VALID);
    178      1.4  jmcneill 	}
    179      1.1  jmcneill }
    180      1.1  jmcneill 
    181      1.1  jmcneill static int
    182      1.1  jmcneill exynos_dwcmmc_card_detect(struct dwc_mmc_softc *sc)
    183      1.1  jmcneill {
    184      1.1  jmcneill 	struct exynos_dwcmmc_softc *esc = device_private(sc->sc_dev);
    185      1.1  jmcneill 
    186      1.1  jmcneill 	KASSERT(esc->sc_pin_cd != NULL);
    187      1.1  jmcneill 
    188      1.1  jmcneill 	return fdtbus_gpio_read(esc->sc_pin_cd);
    189      1.1  jmcneill }
    190  1.5.8.1  christos 
    191  1.5.8.1  christos static int
    192  1.5.8.1  christos exynos_dwcmmc_bus_clock(struct dwc_mmc_softc *sc, int rate)
    193  1.5.8.1  christos {
    194  1.5.8.1  christos 	struct exynos_dwcmmc_softc *esc = device_private(sc->sc_dev);
    195  1.5.8.1  christos 	const int ciu_div = esc->sc_ciu_div + 1;
    196  1.5.8.1  christos 	int error;
    197  1.5.8.1  christos 
    198  1.5.8.1  christos 	error = clk_set_rate(esc->sc_clk_ciu, 1000 * rate * ciu_div);
    199  1.5.8.1  christos 	if (error != 0) {
    200  1.5.8.1  christos 		aprint_error_dev(sc->sc_dev, "failed to set rate to %u Hz: %d\n",
    201  1.5.8.1  christos 		    rate * ciu_div * 1000, error);
    202  1.5.8.1  christos 		return error;
    203  1.5.8.1  christos 	}
    204  1.5.8.1  christos 
    205  1.5.8.1  christos 	sc->sc_clock_freq = clk_get_rate(esc->sc_clk_ciu) / ciu_div;
    206  1.5.8.1  christos 
    207  1.5.8.1  christos 	aprint_debug_dev(sc->sc_dev, "set clock rate to %u Hz (target %u Hz)\n",
    208  1.5.8.1  christos 	    sc->sc_clock_freq, rate * 1000);
    209  1.5.8.1  christos 
    210  1.5.8.1  christos 	return 0;
    211  1.5.8.1  christos }
    212