exynos_dwcmmc.c revision 1.5 1 /* $NetBSD: exynos_dwcmmc.c,v 1.5 2017/06/22 06:42:38 skrll Exp $ */
2
3 /*-
4 * Copyright (c) 2015 Jared D. McNeill <jmcneill (at) invisible.ca>
5 * All rights reserved.
6 *
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
9 * are met:
10 * 1. Redistributions of source code must retain the above copyright
11 * notice, this list of conditions and the following disclaimer.
12 * 2. Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in the
14 * documentation and/or other materials provided with the distribution.
15 *
16 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 * SUCH DAMAGE.
27 */
28
29 #include <sys/cdefs.h>
30 __KERNEL_RCSID(0, "$NetBSD: exynos_dwcmmc.c,v 1.5 2017/06/22 06:42:38 skrll Exp $");
31
32 #include <sys/param.h>
33 #include <sys/bus.h>
34 #include <sys/device.h>
35 #include <sys/intr.h>
36 #include <sys/systm.h>
37 #include <sys/kernel.h>
38 #include <sys/mutex.h>
39 #include <sys/condvar.h>
40
41 #include <arm/samsung/exynos_var.h>
42
43 #include <dev/ic/dwc_mmc_var.h>
44 #include <dev/fdt/fdtvar.h>
45
46 #define FIFO_REG 0x200
47 #define MPS_BEGIN 0x200
48 #define MPS_END 0x204
49 #define MPS_CTRL 0x20c
50 #define MPS_CTRL_SECURE_WRITE __BIT(6)
51 #define MPS_CTRL_NON_SECURE_READ __BIT(5)
52 #define MPS_CTRL_NON_SECURE_WRITE __BIT(4)
53 #define MPS_CTRL_VALID __BIT(0)
54
55 static int exynos_dwcmmc_match(device_t, cfdata_t, void *);
56 static void exynos_dwcmmc_attach(device_t, device_t, void *);
57
58 static int exynos_dwcmmc_card_detect(struct dwc_mmc_softc *);
59
60 struct exynos_dwcmmc_softc {
61 struct dwc_mmc_softc sc;
62 struct clk *sc_clk_biu;
63 struct clk *sc_clk_ciu;
64 struct fdtbus_gpio_pin *sc_pin_cd;
65 };
66
67 CFATTACH_DECL_NEW(exynos_dwcmmc, sizeof(struct dwc_mmc_softc),
68 exynos_dwcmmc_match, exynos_dwcmmc_attach, NULL, NULL);
69
70 static const char * const exynos_dwcmmc_compat[] = {
71 "samsung,exynos5250-dw-mshc",
72 "samsung,exynos5420-dw-mshc-smu",
73 "samsung,exynos5420-dw-mshc",
74 NULL
75 };
76
77 static int
78 exynos_dwcmmc_match(device_t parent, cfdata_t cf, void *aux)
79 {
80 struct fdt_attach_args * const faa = aux;
81
82 return of_match_compatible(faa->faa_phandle, exynos_dwcmmc_compat);
83 }
84
85 static void
86 exynos_dwcmmc_attach(device_t parent, device_t self, void *aux)
87 {
88 struct exynos_dwcmmc_softc *esc = device_private(self);
89 struct dwc_mmc_softc *sc = &esc->sc;
90 struct fdt_attach_args * const faa = aux;
91 const int phandle = faa->faa_phandle;
92 char intrstr[128];
93 bus_addr_t addr;
94 bus_size_t size;
95 u_int ciu_div, fifo_depth;
96 int error;
97
98 if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
99 aprint_error(": couldn't get registers\n");
100 return;
101 }
102
103 //if (of_getprop_uint32(phandle, "bus-width", &bus_width)) {
104 // bus_width = 4;
105 //}
106 if (of_getprop_uint32(phandle, "fifo-depth", &fifo_depth)) {
107 fifo_depth = 64;
108 }
109 if (of_getprop_uint32(phandle, "samsung,dw-mshc-ciu-div", &ciu_div)) {
110 aprint_error(": missing samsung,dw-mshc-ciu-div property\n");
111 return;
112 }
113
114 esc->sc_clk_biu = fdtbus_clock_get(phandle, "biu");
115 if (esc->sc_clk_biu == NULL) {
116 aprint_error(": couldn't get clock biu\n");
117 return;
118 }
119 esc->sc_clk_ciu = fdtbus_clock_get(phandle, "ciu");
120 if (esc->sc_clk_ciu == NULL) {
121 aprint_error(": couldn't get clock ciu\n");
122 return;
123 }
124
125 error = clk_enable(esc->sc_clk_biu);
126 if (error) {
127 aprint_error(": couldn't enable clock biu: %d\n", error);
128 return;
129 }
130 error = clk_enable(esc->sc_clk_ciu);
131 if (error) {
132 aprint_error(": couldn't enable clock ciu: %d\n", error);
133 return;
134 }
135
136 sc->sc_dev = self;
137 sc->sc_bst = faa->faa_bst;
138 sc->sc_dmat = faa->faa_dmat;
139 error = bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh);
140 if (error) {
141 aprint_error(": couldn't map %#llx: %d\n",
142 (uint64_t)addr, error);
143 return;
144 }
145
146 sc->sc_clock_freq = clk_get_rate(esc->sc_clk_ciu) / (ciu_div + 1);
147 sc->sc_fifo_depth = fifo_depth;
148 sc->sc_fifo_reg = FIFO_REG;
149 sc->sc_flags = DWC_MMC_F_USE_HOLD_REG | DWC_MMC_F_DMA;
150
151 esc->sc_pin_cd = fdtbus_gpio_acquire(phandle, "cd-gpios",
152 GPIO_PIN_INPUT);
153 if (esc->sc_pin_cd)
154 sc->sc_card_detect = exynos_dwcmmc_card_detect;
155
156 aprint_naive("\n");
157 aprint_normal(": MHS (%u Hz)\n", sc->sc_clock_freq);
158
159 if (!fdtbus_intr_str(phandle, 0, intrstr, sizeof(intrstr))) {
160 aprint_error_dev(self, "failed to decode interrupt\n");
161 return;
162 }
163
164 if (dwc_mmc_init(sc) != 0)
165 return;
166
167 sc->sc_ih = fdtbus_intr_establish(phandle, 0, IPL_BIO, 0,
168 dwc_mmc_intr, sc);
169 if (sc->sc_ih == NULL) {
170 aprint_error_dev(self, "couldn't establish interrupt on %s\n",
171 intrstr);
172 return;
173 }
174 aprint_normal_dev(self, "interrupting on %s\n", intrstr);
175
176 /* Disable encryption mode */
177 const char * compat_enc[] = { "samsung,exynos5420-dw-mshc-smu", NULL };
178 if (of_match_compatible(phandle, compat_enc)) {
179 bus_space_write_4(sc->sc_bst, sc->sc_bsh, MPS_BEGIN, 0);
180 bus_space_write_4(sc->sc_bst, sc->sc_bsh, MPS_END, ~0U);
181 bus_space_write_4(sc->sc_bst, sc->sc_bsh, MPS_CTRL,
182 MPS_CTRL_NON_SECURE_READ | MPS_CTRL_NON_SECURE_WRITE |
183 MPS_CTRL_SECURE_WRITE | MPS_CTRL_VALID);
184 }
185 }
186
187 static int
188 exynos_dwcmmc_card_detect(struct dwc_mmc_softc *sc)
189 {
190 struct exynos_dwcmmc_softc *esc = device_private(sc->sc_dev);
191
192 KASSERT(esc->sc_pin_cd != NULL);
193
194 return fdtbus_gpio_read(esc->sc_pin_cd);
195 }
196