sun4i_a10_ccu.c revision 1.6 1 1.6 jmcneill /* $NetBSD: sun4i_a10_ccu.c,v 1.6 2017/12/16 16:40:33 jmcneill Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2017 Jared McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill #include <sys/cdefs.h>
30 1.1 jmcneill
31 1.6 jmcneill __KERNEL_RCSID(1, "$NetBSD: sun4i_a10_ccu.c,v 1.6 2017/12/16 16:40:33 jmcneill Exp $");
32 1.1 jmcneill
33 1.1 jmcneill #include <sys/param.h>
34 1.1 jmcneill #include <sys/bus.h>
35 1.1 jmcneill #include <sys/device.h>
36 1.1 jmcneill #include <sys/systm.h>
37 1.1 jmcneill
38 1.1 jmcneill #include <dev/fdt/fdtvar.h>
39 1.1 jmcneill
40 1.1 jmcneill #include <arm/sunxi/sunxi_ccu.h>
41 1.1 jmcneill #include <arm/sunxi/sun4i_a10_ccu.h>
42 1.1 jmcneill #include <arm/sunxi/sun7i_a20_ccu.h>
43 1.1 jmcneill
44 1.1 jmcneill #define PLL1_CFG_REG 0x000
45 1.1 jmcneill #define PLL2_CFG_REG 0x008
46 1.1 jmcneill #define PLL6_CFG_REG 0x028
47 1.1 jmcneill #define OSC24M_CFG_REG 0x050
48 1.1 jmcneill #define CPU_AHB_APB0_CFG_REG 0x054
49 1.1 jmcneill #define APB1_CLK_DIV_REG 0x058
50 1.1 jmcneill #define AHB_GATING_REG0 0x060
51 1.1 jmcneill #define AHB_GATING_REG1 0x064
52 1.1 jmcneill #define APB0_GATING_REG 0x068
53 1.1 jmcneill #define APB1_GATING_REG 0x06c
54 1.5 jmcneill #define NAND_SCLK_CFG_REG 0x080
55 1.1 jmcneill #define SD0_SCLK_CFG_REG 0x088
56 1.1 jmcneill #define SD1_SCLK_CFG_REG 0x08c
57 1.1 jmcneill #define SD2_SCLK_CFG_REG 0x090
58 1.1 jmcneill #define SD3_SCLK_CFG_REG 0x094
59 1.3 jmcneill #define SATA_CFG_REG 0x0c8
60 1.1 jmcneill #define USBPHY_CFG_REG 0x0cc
61 1.1 jmcneill #define BE_CFG_REG 0x104
62 1.1 jmcneill #define FE_CFG_REG 0x10c
63 1.1 jmcneill #define CSI_CFG_REG 0x134
64 1.1 jmcneill #define VE_CFG_REG 0x13c
65 1.1 jmcneill #define AUDIO_CODEC_SCLK_CFG_REG 0x140
66 1.1 jmcneill #define MALI_CLOCK_CFG_REG 0x154
67 1.1 jmcneill #define IEP_SCLK_CFG_REG 0x160
68 1.1 jmcneill
69 1.1 jmcneill static int sun4i_a10_ccu_match(device_t, cfdata_t, void *);
70 1.1 jmcneill static void sun4i_a10_ccu_attach(device_t, device_t, void *);
71 1.1 jmcneill
72 1.1 jmcneill enum sun4i_a10_ccu_type {
73 1.1 jmcneill CCU_A10 = 1,
74 1.1 jmcneill CCU_A20,
75 1.1 jmcneill };
76 1.1 jmcneill
77 1.1 jmcneill static const struct of_compat_data compat_data[] = {
78 1.1 jmcneill { "allwinner,sun4i-a10-ccu", CCU_A10 },
79 1.1 jmcneill { "allwinner,sun7i-a20-ccu", CCU_A20 },
80 1.1 jmcneill { NULL }
81 1.1 jmcneill };
82 1.1 jmcneill
83 1.1 jmcneill CFATTACH_DECL_NEW(sunxi_a10_ccu, sizeof(struct sunxi_ccu_softc),
84 1.1 jmcneill sun4i_a10_ccu_match, sun4i_a10_ccu_attach, NULL, NULL);
85 1.1 jmcneill
86 1.1 jmcneill static struct sunxi_ccu_reset sun4i_a10_ccu_resets[] = {
87 1.1 jmcneill SUNXI_CCU_RESET(A10_RST_USB_PHY0, USBPHY_CFG_REG, 0),
88 1.1 jmcneill SUNXI_CCU_RESET(A10_RST_USB_PHY1, USBPHY_CFG_REG, 1),
89 1.1 jmcneill SUNXI_CCU_RESET(A10_RST_USB_PHY2, USBPHY_CFG_REG, 2),
90 1.1 jmcneill };
91 1.1 jmcneill
92 1.1 jmcneill static const char *cpu_parents[] = { "losc", "osc24m", "pll_core", "pll_periph" };
93 1.1 jmcneill static const char *axi_parents[] = { "cpu" };
94 1.1 jmcneill static const char *ahb_parents[] = { "axi", "pll_periph", "pll_periph_base" };
95 1.1 jmcneill static const char *apb0_parents[] = { "ahb" };
96 1.1 jmcneill static const char *apb1_parents[] = { "osc24m", "pll_periph", "losc" };
97 1.1 jmcneill static const char *mod_parents[] = { "osc24m", "pll_periph", "pll_ddr" };
98 1.3 jmcneill static const char *sata_parents[] = { "pll6_periph_sata", "external" };
99 1.1 jmcneill
100 1.4 jmcneill static const struct sunxi_ccu_nkmp_tbl sun4i_a10_pll1_table[] = {
101 1.4 jmcneill { 1008000000, 21, 1, 0, 0 },
102 1.4 jmcneill { 960000000, 20, 1, 0, 0 },
103 1.4 jmcneill { 912000000, 19, 1, 0, 0 },
104 1.4 jmcneill { 864000000, 18, 1, 0, 0 },
105 1.4 jmcneill { 720000000, 30, 0, 0, 0 },
106 1.6 jmcneill { 624000000, 26, 0, 0, 0 },
107 1.4 jmcneill { 528000000, 22, 0, 0, 0 },
108 1.4 jmcneill { 312000000, 13, 0, 0, 0 },
109 1.4 jmcneill { 144000000, 12, 0, 0, 1 },
110 1.4 jmcneill { 0 }
111 1.4 jmcneill };
112 1.4 jmcneill
113 1.1 jmcneill static const struct sunxi_ccu_nkmp_tbl sun4i_a10_ac_dig_table[] = {
114 1.1 jmcneill { 24576000, 86, 0, 21, 3 },
115 1.1 jmcneill { 0 }
116 1.1 jmcneill };
117 1.1 jmcneill
118 1.1 jmcneill static struct sunxi_ccu_clk sun4i_a10_ccu_clks[] = {
119 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_HOSC, "osc24m", "hosc",
120 1.1 jmcneill OSC24M_CFG_REG, 0),
121 1.1 jmcneill
122 1.4 jmcneill SUNXI_CCU_NKMP_TABLE(A10_CLK_PLL_CORE, "pll_core", "osc24m",
123 1.1 jmcneill PLL1_CFG_REG, /* reg */
124 1.1 jmcneill __BITS(12,8), /* n */
125 1.1 jmcneill __BITS(5,4), /* k */
126 1.1 jmcneill __BITS(1,0), /* m */
127 1.1 jmcneill __BITS(17,16), /* p */
128 1.1 jmcneill __BIT(31), /* enable */
129 1.4 jmcneill 0, /* lock */
130 1.4 jmcneill sun4i_a10_pll1_table, /* table */
131 1.1 jmcneill SUNXI_CCU_NKMP_FACTOR_P_POW2 | SUNXI_CCU_NKMP_FACTOR_N_EXACT |
132 1.4 jmcneill SUNXI_CCU_NKMP_FACTOR_N_ZERO_IS_ONE | SUNXI_CCU_NKMP_SCALE_CLOCK),
133 1.1 jmcneill
134 1.1 jmcneill SUNXI_CCU_NKMP_TABLE(A10_CLK_PLL_AUDIO_BASE, "pll_audio", "osc24m",
135 1.1 jmcneill PLL2_CFG_REG, /* reg */
136 1.1 jmcneill __BITS(14,8), /* n */
137 1.1 jmcneill 0, /* k */
138 1.1 jmcneill __BITS(4,0), /* m */
139 1.1 jmcneill __BITS(29,26), /* p */
140 1.1 jmcneill __BIT(31), /* enable */
141 1.1 jmcneill 0, /* lock */
142 1.1 jmcneill sun4i_a10_ac_dig_table, /* table */
143 1.1 jmcneill 0),
144 1.1 jmcneill
145 1.1 jmcneill SUNXI_CCU_NKMP(A10_CLK_PLL_PERIPH_BASE, "pll_periph_base", "osc24m",
146 1.1 jmcneill PLL6_CFG_REG, /* reg */
147 1.1 jmcneill __BITS(12,8), /* n */
148 1.1 jmcneill __BITS(5,4), /* k */
149 1.1 jmcneill 0, /* m */
150 1.1 jmcneill 0, /* p */
151 1.1 jmcneill __BIT(31), /* enable */
152 1.1 jmcneill SUNXI_CCU_NKMP_FACTOR_N_EXACT),
153 1.1 jmcneill
154 1.1 jmcneill SUNXI_CCU_FIXED_FACTOR(A10_CLK_PLL_PERIPH, "pll_periph", "pll_periph_base",
155 1.1 jmcneill 2, 1),
156 1.1 jmcneill
157 1.1 jmcneill SUNXI_CCU_NKMP(A10_CLK_PLL_PERIPH_SATA, "pll_periph_sata", "pll_periph_base",
158 1.1 jmcneill PLL6_CFG_REG, /* reg */
159 1.1 jmcneill 0, /* n */
160 1.1 jmcneill 0, /* k */
161 1.1 jmcneill __BITS(1,0), /* m */
162 1.1 jmcneill 0, /* p */
163 1.1 jmcneill __BIT(14), /* enable */
164 1.1 jmcneill 0),
165 1.1 jmcneill
166 1.3 jmcneill SUNXI_CCU_DIV_GATE(A10_CLK_SATA, "sata", sata_parents,
167 1.3 jmcneill SATA_CFG_REG, /* reg */
168 1.3 jmcneill 0, /* div */
169 1.3 jmcneill __BIT(24), /* sel */
170 1.3 jmcneill __BIT(31), /* enable */
171 1.3 jmcneill 0),
172 1.3 jmcneill
173 1.1 jmcneill SUNXI_CCU_DIV(A10_CLK_CPU, "cpu", cpu_parents,
174 1.1 jmcneill CPU_AHB_APB0_CFG_REG, /* reg */
175 1.1 jmcneill 0, /* div */
176 1.1 jmcneill __BITS(17,16), /* sel */
177 1.4 jmcneill SUNXI_CCU_DIV_SET_RATE_PARENT),
178 1.1 jmcneill
179 1.1 jmcneill SUNXI_CCU_DIV(A10_CLK_AXI, "axi", axi_parents,
180 1.1 jmcneill CPU_AHB_APB0_CFG_REG, /* reg */
181 1.1 jmcneill __BITS(1,0), /* div */
182 1.1 jmcneill 0, /* sel */
183 1.1 jmcneill 0),
184 1.1 jmcneill
185 1.1 jmcneill SUNXI_CCU_DIV(A10_CLK_AHB, "ahb", ahb_parents,
186 1.1 jmcneill CPU_AHB_APB0_CFG_REG, /* reg */
187 1.1 jmcneill __BITS(5,4), /* div */
188 1.1 jmcneill __BITS(7,6), /* sel */
189 1.1 jmcneill SUNXI_CCU_DIV_POWER_OF_TWO),
190 1.1 jmcneill
191 1.1 jmcneill SUNXI_CCU_DIV(A10_CLK_APB0, "apb0", apb0_parents,
192 1.1 jmcneill CPU_AHB_APB0_CFG_REG, /* reg */
193 1.1 jmcneill __BITS(9,8), /* div */
194 1.1 jmcneill 0, /* sel */
195 1.1 jmcneill SUNXI_CCU_DIV_ZERO_IS_ONE | SUNXI_CCU_DIV_POWER_OF_TWO),
196 1.1 jmcneill
197 1.1 jmcneill SUNXI_CCU_NM(A10_CLK_APB1, "apb1", apb1_parents,
198 1.1 jmcneill APB1_CLK_DIV_REG, /* reg */
199 1.1 jmcneill __BITS(17,16), /* n */
200 1.1 jmcneill __BITS(4,0), /* m */
201 1.1 jmcneill __BITS(25,24), /* sel */
202 1.1 jmcneill 0, /* enable */
203 1.1 jmcneill SUNXI_CCU_NM_POWER_OF_TWO),
204 1.1 jmcneill
205 1.5 jmcneill SUNXI_CCU_NM(A10_CLK_NAND, "nand", mod_parents,
206 1.5 jmcneill NAND_SCLK_CFG_REG, /* reg */
207 1.5 jmcneill __BITS(17,16), /* n */
208 1.5 jmcneill __BITS(3,0), /* m */
209 1.5 jmcneill __BITS(25,24), /* sel */
210 1.5 jmcneill __BIT(31), /* enable */
211 1.5 jmcneill SUNXI_CCU_NM_POWER_OF_TWO),
212 1.5 jmcneill
213 1.1 jmcneill SUNXI_CCU_NM(A10_CLK_MMC0, "mmc0", mod_parents,
214 1.1 jmcneill SD0_SCLK_CFG_REG, /* reg */
215 1.1 jmcneill __BITS(17,16), /* n */
216 1.1 jmcneill __BITS(3,0), /* m */
217 1.1 jmcneill __BITS(25,24), /* sel */
218 1.1 jmcneill __BIT(31), /* enable */
219 1.1 jmcneill SUNXI_CCU_NM_POWER_OF_TWO),
220 1.2 jmcneill SUNXI_CCU_PHASE(A10_CLK_MMC0_SAMPLE, "mmc0_sample", "mmc0",
221 1.2 jmcneill SD0_SCLK_CFG_REG, __BITS(22,20)),
222 1.2 jmcneill SUNXI_CCU_PHASE(A10_CLK_MMC0_OUTPUT, "mmc0_output", "mmc0",
223 1.2 jmcneill SD0_SCLK_CFG_REG, __BITS(10,8)),
224 1.1 jmcneill SUNXI_CCU_NM(A10_CLK_MMC1, "mmc1", mod_parents,
225 1.1 jmcneill SD1_SCLK_CFG_REG, /* reg */
226 1.1 jmcneill __BITS(17,16), /* n */
227 1.1 jmcneill __BITS(3,0), /* m */
228 1.1 jmcneill __BITS(25,24), /* sel */
229 1.1 jmcneill __BIT(31), /* enable */
230 1.1 jmcneill SUNXI_CCU_NM_POWER_OF_TWO),
231 1.2 jmcneill SUNXI_CCU_PHASE(A10_CLK_MMC1_SAMPLE, "mmc1_sample", "mmc1",
232 1.2 jmcneill SD1_SCLK_CFG_REG, __BITS(22,20)),
233 1.2 jmcneill SUNXI_CCU_PHASE(A10_CLK_MMC1_OUTPUT, "mmc1_output", "mmc1",
234 1.2 jmcneill SD1_SCLK_CFG_REG, __BITS(10,8)),
235 1.1 jmcneill SUNXI_CCU_NM(A10_CLK_MMC2, "mmc2", mod_parents,
236 1.1 jmcneill SD2_SCLK_CFG_REG, /* reg */
237 1.1 jmcneill __BITS(17,16), /* n */
238 1.1 jmcneill __BITS(3,0), /* m */
239 1.1 jmcneill __BITS(25,24), /* sel */
240 1.1 jmcneill __BIT(31), /* enable */
241 1.1 jmcneill SUNXI_CCU_NM_POWER_OF_TWO),
242 1.2 jmcneill SUNXI_CCU_PHASE(A10_CLK_MMC2_SAMPLE, "mmc2_sample", "mmc2",
243 1.2 jmcneill SD2_SCLK_CFG_REG, __BITS(22,20)),
244 1.2 jmcneill SUNXI_CCU_PHASE(A10_CLK_MMC2_OUTPUT, "mmc2_output", "mmc2",
245 1.2 jmcneill SD2_SCLK_CFG_REG, __BITS(10,8)),
246 1.1 jmcneill SUNXI_CCU_NM(A10_CLK_MMC3, "mmc3", mod_parents,
247 1.1 jmcneill SD3_SCLK_CFG_REG, /* reg */
248 1.1 jmcneill __BITS(17,16), /* n */
249 1.1 jmcneill __BITS(3,0), /* m */
250 1.1 jmcneill __BITS(25,24), /* sel */
251 1.1 jmcneill __BIT(31), /* enable */
252 1.1 jmcneill SUNXI_CCU_NM_POWER_OF_TWO),
253 1.2 jmcneill SUNXI_CCU_PHASE(A10_CLK_MMC3_SAMPLE, "mmc3_sample", "mmc3",
254 1.2 jmcneill SD3_SCLK_CFG_REG, __BITS(22,20)),
255 1.2 jmcneill SUNXI_CCU_PHASE(A10_CLK_MMC3_OUTPUT, "mmc3_output", "mmc3",
256 1.2 jmcneill SD3_SCLK_CFG_REG, __BITS(10,8)),
257 1.1 jmcneill
258 1.1 jmcneill /* AHB_GATING_REG0 */
259 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_AHB_OTG, "ahb-otg", "ahb",
260 1.1 jmcneill AHB_GATING_REG0, 0),
261 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_AHB_EHCI0, "ahb-ehci0", "ahb",
262 1.1 jmcneill AHB_GATING_REG0, 1),
263 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_AHB_OHCI0, "ahb-ohci0", "ahb",
264 1.1 jmcneill AHB_GATING_REG0, 2),
265 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_AHB_EHCI1, "ahb-ehci1", "ahb",
266 1.1 jmcneill AHB_GATING_REG0, 3),
267 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_AHB_OHCI1, "ahb-ohci1", "ahb",
268 1.1 jmcneill AHB_GATING_REG0, 4),
269 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_AHB_SS, "ahb-ss", "ahb",
270 1.1 jmcneill AHB_GATING_REG0, 5),
271 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_AHB_DMA, "ahb-dma", "ahb",
272 1.1 jmcneill AHB_GATING_REG0, 6),
273 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_AHB_BIST, "ahb-bist", "ahb",
274 1.1 jmcneill AHB_GATING_REG0, 7),
275 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_AHB_MMC0, "ahb-mmc0", "ahb",
276 1.1 jmcneill AHB_GATING_REG0, 8),
277 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_AHB_MMC1, "ahb-mmc1", "ahb",
278 1.1 jmcneill AHB_GATING_REG0, 9),
279 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_AHB_MMC2, "ahb-mmc2", "ahb",
280 1.1 jmcneill AHB_GATING_REG0, 10),
281 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_AHB_MMC3, "ahb-mmc3", "ahb",
282 1.1 jmcneill AHB_GATING_REG0, 11),
283 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_AHB_MS, "ahb-ms", "ahb",
284 1.1 jmcneill AHB_GATING_REG0, 12),
285 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_AHB_NAND, "ahb-nand", "ahb",
286 1.1 jmcneill AHB_GATING_REG0, 13),
287 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_AHB_SDRAM, "ahb-sdram", "ahb",
288 1.1 jmcneill AHB_GATING_REG0, 14),
289 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_AHB_ACE, "ahb-ace", "ahb",
290 1.1 jmcneill AHB_GATING_REG0, 16),
291 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_AHB_EMAC, "ahb-emac", "ahb",
292 1.1 jmcneill AHB_GATING_REG0, 17),
293 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_AHB_TS, "ahb-ts", "ahb",
294 1.1 jmcneill AHB_GATING_REG0, 18),
295 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_AHB_SPI0, "ahb-spi0", "ahb",
296 1.1 jmcneill AHB_GATING_REG0, 20),
297 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_AHB_SPI1, "ahb-spi1", "ahb",
298 1.1 jmcneill AHB_GATING_REG0, 21),
299 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_AHB_SPI2, "ahb-spi2", "ahb",
300 1.1 jmcneill AHB_GATING_REG0, 22),
301 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_AHB_SPI3, "ahb-spi3", "ahb",
302 1.1 jmcneill AHB_GATING_REG0, 23),
303 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_AHB_SATA, "ahb-sata", "ahb",
304 1.1 jmcneill AHB_GATING_REG0, 25),
305 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_AHB_HSTIMER, "ahb-hstimer", "ahb",
306 1.1 jmcneill AHB_GATING_REG0, 28),
307 1.1 jmcneill
308 1.1 jmcneill /* AHB_GATING_REG1. Missing: TVE, HDMI */
309 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_AHB_VE, "ahb-ve", "ahb",
310 1.1 jmcneill AHB_GATING_REG1, 0),
311 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_AHB_TVD, "ahb-tvd", "ahb",
312 1.1 jmcneill AHB_GATING_REG1, 1),
313 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_AHB_TVE0, "ahb-tve0", "ahb",
314 1.1 jmcneill AHB_GATING_REG1, 2),
315 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_AHB_TVE1, "ahb-tve1", "ahb",
316 1.1 jmcneill AHB_GATING_REG1, 3),
317 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_AHB_LCD0, "ahb-lcd0", "ahb",
318 1.1 jmcneill AHB_GATING_REG1, 4),
319 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_AHB_LCD1, "ahb-lcd1", "ahb",
320 1.1 jmcneill AHB_GATING_REG1, 5),
321 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_AHB_CSI0, "ahb-csi0", "ahb",
322 1.1 jmcneill AHB_GATING_REG1, 8),
323 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_AHB_CSI1, "ahb-csi1", "ahb",
324 1.1 jmcneill AHB_GATING_REG1, 9),
325 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_AHB_HDMI1, "ahb-hdmi1", "ahb",
326 1.1 jmcneill AHB_GATING_REG1, 10),
327 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_AHB_HDMI0, "ahb-hdmi0", "ahb",
328 1.1 jmcneill AHB_GATING_REG1, 11),
329 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_AHB_DE_BE0, "ahb-de_be0", "ahb",
330 1.1 jmcneill AHB_GATING_REG1, 12),
331 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_AHB_DE_BE1, "ahb-de_be1", "ahb",
332 1.1 jmcneill AHB_GATING_REG1, 13),
333 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_AHB_DE_FE0, "ahb-de_fe0", "ahb",
334 1.1 jmcneill AHB_GATING_REG1, 14),
335 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_AHB_DE_FE1, "ahb-de_fe1", "ahb",
336 1.1 jmcneill AHB_GATING_REG1, 15),
337 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_AHB_GMAC, "ahb-gmac", "ahb",
338 1.1 jmcneill AHB_GATING_REG1, 17),
339 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_AHB_MP, "ahb-mp", "ahb",
340 1.1 jmcneill AHB_GATING_REG1, 18),
341 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_AHB_GPU, "ahb-gpu", "ahb",
342 1.1 jmcneill AHB_GATING_REG1, 20),
343 1.1 jmcneill
344 1.1 jmcneill /* APB0_GATING_REG */
345 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_APB0_CODEC, "apb0-codec", "apb0",
346 1.1 jmcneill APB0_GATING_REG, 0),
347 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_APB0_SPDIF, "apb0-spdif", "apb0",
348 1.1 jmcneill APB0_GATING_REG, 1),
349 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_APB0_AC97, "apb0-ac97", "apb0",
350 1.1 jmcneill APB0_GATING_REG, 2),
351 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_APB0_I2S0, "apb0-i2s0", "apb0",
352 1.1 jmcneill APB0_GATING_REG, 3),
353 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_APB0_I2S1, "apb0-i2s1", "apb0",
354 1.1 jmcneill APB0_GATING_REG, 4),
355 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_APB0_PIO, "apb0-pio", "apb0",
356 1.1 jmcneill APB0_GATING_REG, 5),
357 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_APB0_IR0, "apb0-ir0", "apb0",
358 1.1 jmcneill APB0_GATING_REG, 6),
359 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_APB0_IR1, "apb0-ir1", "apb0",
360 1.1 jmcneill APB0_GATING_REG, 7),
361 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_APB0_I2S2, "apb0-i2s2", "apb0",
362 1.1 jmcneill APB0_GATING_REG, 8),
363 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_APB0_KEYPAD, "apb0-keypad", "apb0",
364 1.1 jmcneill APB0_GATING_REG, 10),
365 1.1 jmcneill
366 1.1 jmcneill /* APB1_GATING_REG */
367 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_APB1_I2C0, "apb1-i2c0", "apb1",
368 1.1 jmcneill APB1_GATING_REG, 0),
369 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_APB1_I2C1, "apb1-i2c1", "apb1",
370 1.1 jmcneill APB1_GATING_REG, 1),
371 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_APB1_I2C2, "apb1-i2c2", "apb1",
372 1.1 jmcneill APB1_GATING_REG, 2),
373 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_APB1_I2C3, "apb1-i2c3", "apb1",
374 1.1 jmcneill APB1_GATING_REG, 3),
375 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_APB1_CAN, "apb1-can", "apb1",
376 1.1 jmcneill APB1_GATING_REG, 4),
377 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_APB1_SCR, "apb1-scr", "apb1",
378 1.1 jmcneill APB1_GATING_REG, 5),
379 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_APB1_PS20, "apb1-ps20", "apb1",
380 1.1 jmcneill APB1_GATING_REG, 6),
381 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_APB1_PS21, "apb1-ps21", "apb1",
382 1.1 jmcneill APB1_GATING_REG, 7),
383 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_APB1_I2C4, "apb1-i2c4", "apb1",
384 1.1 jmcneill APB1_GATING_REG, 15),
385 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_APB1_UART0, "apb1-uart0", "apb1",
386 1.1 jmcneill APB1_GATING_REG, 16),
387 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_APB1_UART1, "apb1-uart1", "apb1",
388 1.1 jmcneill APB1_GATING_REG, 17),
389 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_APB1_UART2, "apb1-uart2", "apb1",
390 1.1 jmcneill APB1_GATING_REG, 18),
391 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_APB1_UART3, "apb1-uart3", "apb1",
392 1.1 jmcneill APB1_GATING_REG, 19),
393 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_APB1_UART4, "apb1-uart4", "apb1",
394 1.1 jmcneill APB1_GATING_REG, 20),
395 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_APB1_UART5, "apb1-uart5", "apb1",
396 1.1 jmcneill APB1_GATING_REG, 21),
397 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_APB1_UART6, "apb1-uart6", "apb1",
398 1.1 jmcneill APB1_GATING_REG, 22),
399 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_APB1_UART7, "apb1-uart7", "apb1",
400 1.1 jmcneill APB1_GATING_REG, 23),
401 1.1 jmcneill
402 1.1 jmcneill /* AUDIO_CODEC_SCLK_CFG_REG */
403 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_CODEC, "codec", "pll_audio",
404 1.1 jmcneill AUDIO_CODEC_SCLK_CFG_REG, 31),
405 1.1 jmcneill
406 1.1 jmcneill /* USBPHY_CFG_REG */
407 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_USB_OHCI0, "usb-ohci0", "osc24m",
408 1.1 jmcneill USBPHY_CFG_REG, 6),
409 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_USB_OHCI1, "usb-ohci1", "osc24m",
410 1.1 jmcneill USBPHY_CFG_REG, 7),
411 1.1 jmcneill SUNXI_CCU_GATE(A10_CLK_USB_PHY, "usb-phy", "osc24m",
412 1.1 jmcneill USBPHY_CFG_REG, 8),
413 1.1 jmcneill };
414 1.1 jmcneill
415 1.1 jmcneill static int
416 1.1 jmcneill sun4i_a10_ccu_match(device_t parent, cfdata_t cf, void *aux)
417 1.1 jmcneill {
418 1.1 jmcneill struct fdt_attach_args * const faa = aux;
419 1.1 jmcneill
420 1.1 jmcneill return of_match_compat_data(faa->faa_phandle, compat_data);
421 1.1 jmcneill }
422 1.1 jmcneill
423 1.1 jmcneill static void
424 1.1 jmcneill sun4i_a10_ccu_attach(device_t parent, device_t self, void *aux)
425 1.1 jmcneill {
426 1.1 jmcneill struct sunxi_ccu_softc * const sc = device_private(self);
427 1.1 jmcneill struct fdt_attach_args * const faa = aux;
428 1.1 jmcneill enum sun4i_a10_ccu_type type;
429 1.1 jmcneill
430 1.1 jmcneill sc->sc_dev = self;
431 1.1 jmcneill sc->sc_phandle = faa->faa_phandle;
432 1.1 jmcneill sc->sc_bst = faa->faa_bst;
433 1.1 jmcneill
434 1.1 jmcneill sc->sc_resets = sun4i_a10_ccu_resets;
435 1.1 jmcneill sc->sc_nresets = __arraycount(sun4i_a10_ccu_resets);
436 1.1 jmcneill
437 1.1 jmcneill sc->sc_clks = sun4i_a10_ccu_clks;
438 1.1 jmcneill sc->sc_nclks = __arraycount(sun4i_a10_ccu_clks);
439 1.1 jmcneill
440 1.1 jmcneill if (sunxi_ccu_attach(sc) != 0)
441 1.1 jmcneill return;
442 1.1 jmcneill
443 1.1 jmcneill aprint_naive("\n");
444 1.1 jmcneill
445 1.1 jmcneill type = of_search_compatible(faa->faa_phandle, compat_data)->data;
446 1.1 jmcneill
447 1.1 jmcneill switch (type) {
448 1.1 jmcneill case CCU_A10:
449 1.1 jmcneill aprint_normal(": A10 CCU\n");
450 1.1 jmcneill break;
451 1.1 jmcneill case CCU_A20:
452 1.1 jmcneill aprint_normal(": A20 CCU\n");
453 1.1 jmcneill break;
454 1.1 jmcneill }
455 1.1 jmcneill
456 1.1 jmcneill sunxi_ccu_print(sc);
457 1.1 jmcneill }
458