Home | History | Annotate | Line # | Download | only in sunxi
sun4i_a10_ccu.c revision 1.7
      1  1.7    bouyer /* $NetBSD: sun4i_a10_ccu.c,v 1.7 2018/03/19 16:18:30 bouyer Exp $ */
      2  1.1  jmcneill 
      3  1.1  jmcneill /*-
      4  1.1  jmcneill  * Copyright (c) 2017 Jared McNeill <jmcneill (at) invisible.ca>
      5  1.1  jmcneill  * All rights reserved.
      6  1.1  jmcneill  *
      7  1.1  jmcneill  * Redistribution and use in source and binary forms, with or without
      8  1.1  jmcneill  * modification, are permitted provided that the following conditions
      9  1.1  jmcneill  * are met:
     10  1.1  jmcneill  * 1. Redistributions of source code must retain the above copyright
     11  1.1  jmcneill  *    notice, this list of conditions and the following disclaimer.
     12  1.1  jmcneill  * 2. Redistributions in binary form must reproduce the above copyright
     13  1.1  jmcneill  *    notice, this list of conditions and the following disclaimer in the
     14  1.1  jmcneill  *    documentation and/or other materials provided with the distribution.
     15  1.1  jmcneill  *
     16  1.1  jmcneill  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17  1.1  jmcneill  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18  1.1  jmcneill  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19  1.1  jmcneill  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     20  1.1  jmcneill  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     21  1.1  jmcneill  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     22  1.1  jmcneill  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     23  1.1  jmcneill  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     24  1.1  jmcneill  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     25  1.1  jmcneill  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     26  1.1  jmcneill  * SUCH DAMAGE.
     27  1.1  jmcneill  */
     28  1.1  jmcneill 
     29  1.1  jmcneill #include <sys/cdefs.h>
     30  1.1  jmcneill 
     31  1.7    bouyer __KERNEL_RCSID(1, "$NetBSD: sun4i_a10_ccu.c,v 1.7 2018/03/19 16:18:30 bouyer Exp $");
     32  1.1  jmcneill 
     33  1.1  jmcneill #include <sys/param.h>
     34  1.1  jmcneill #include <sys/bus.h>
     35  1.1  jmcneill #include <sys/device.h>
     36  1.1  jmcneill #include <sys/systm.h>
     37  1.1  jmcneill 
     38  1.1  jmcneill #include <dev/fdt/fdtvar.h>
     39  1.1  jmcneill 
     40  1.1  jmcneill #include <arm/sunxi/sunxi_ccu.h>
     41  1.1  jmcneill #include <arm/sunxi/sun4i_a10_ccu.h>
     42  1.1  jmcneill #include <arm/sunxi/sun7i_a20_ccu.h>
     43  1.1  jmcneill 
     44  1.1  jmcneill #define	PLL1_CFG_REG		0x000
     45  1.1  jmcneill #define	PLL2_CFG_REG		0x008
     46  1.7    bouyer #define	PLL3_CFG_REG		0x010
     47  1.7    bouyer #define	PLL5_CFG_REG		0x020
     48  1.1  jmcneill #define	PLL6_CFG_REG		0x028
     49  1.7    bouyer #define	PLL7_CFG_REG		0x030
     50  1.1  jmcneill #define	OSC24M_CFG_REG		0x050
     51  1.1  jmcneill #define	CPU_AHB_APB0_CFG_REG	0x054
     52  1.1  jmcneill #define	APB1_CLK_DIV_REG	0x058
     53  1.1  jmcneill #define	AHB_GATING_REG0		0x060
     54  1.1  jmcneill #define	AHB_GATING_REG1		0x064
     55  1.1  jmcneill #define	APB0_GATING_REG		0x068
     56  1.1  jmcneill #define	APB1_GATING_REG		0x06c
     57  1.5  jmcneill #define	NAND_SCLK_CFG_REG	0x080
     58  1.1  jmcneill #define	SD0_SCLK_CFG_REG        0x088
     59  1.1  jmcneill #define	SD1_SCLK_CFG_REG        0x08c
     60  1.1  jmcneill #define	SD2_SCLK_CFG_REG        0x090
     61  1.1  jmcneill #define	SD3_SCLK_CFG_REG	0x094
     62  1.3  jmcneill #define	SATA_CFG_REG		0x0c8
     63  1.1  jmcneill #define	USBPHY_CFG_REG		0x0cc
     64  1.7    bouyer #define	DRAM_GATING_REG		0x100
     65  1.7    bouyer #define	BE0_CFG_REG		0x104
     66  1.7    bouyer #define	BE1_CFG_REG		0x108
     67  1.7    bouyer #define	FE0_CFG_REG		0x10c
     68  1.7    bouyer #define	FE1_CFG_REG		0x110
     69  1.7    bouyer #define	MP_CFG_REG		0x114
     70  1.7    bouyer #define	LCD0CH0_CFG_REG		0x118
     71  1.7    bouyer #define	LCD1CH0_CFG_REG		0x11c
     72  1.7    bouyer #define LCD0CH1_CFG_REG		0x12c
     73  1.7    bouyer #define LCD1CH1_CFG_REG		0x130
     74  1.1  jmcneill #define	CSI_CFG_REG		0x134
     75  1.1  jmcneill #define	VE_CFG_REG		0x13c
     76  1.1  jmcneill #define	AUDIO_CODEC_SCLK_CFG_REG 0x140
     77  1.7    bouyer #define	HDMI_CLOCK_CFG_REG	0x150
     78  1.1  jmcneill #define	MALI_CLOCK_CFG_REG	0x154
     79  1.1  jmcneill #define	IEP_SCLK_CFG_REG	0x160
     80  1.1  jmcneill 
     81  1.1  jmcneill static int sun4i_a10_ccu_match(device_t, cfdata_t, void *);
     82  1.1  jmcneill static void sun4i_a10_ccu_attach(device_t, device_t, void *);
     83  1.1  jmcneill 
     84  1.1  jmcneill enum sun4i_a10_ccu_type {
     85  1.1  jmcneill 	CCU_A10 = 1,
     86  1.1  jmcneill 	CCU_A20,
     87  1.1  jmcneill };
     88  1.1  jmcneill 
     89  1.1  jmcneill static const struct of_compat_data compat_data[] = {
     90  1.1  jmcneill 	{ "allwinner,sun4i-a10-ccu",	CCU_A10 },
     91  1.1  jmcneill 	{ "allwinner,sun7i-a20-ccu",	CCU_A20 },
     92  1.1  jmcneill 	{ NULL }
     93  1.1  jmcneill };
     94  1.1  jmcneill 
     95  1.1  jmcneill CFATTACH_DECL_NEW(sunxi_a10_ccu, sizeof(struct sunxi_ccu_softc),
     96  1.1  jmcneill 	sun4i_a10_ccu_match, sun4i_a10_ccu_attach, NULL, NULL);
     97  1.1  jmcneill 
     98  1.1  jmcneill static struct sunxi_ccu_reset sun4i_a10_ccu_resets[] = {
     99  1.1  jmcneill 	SUNXI_CCU_RESET(A10_RST_USB_PHY0, USBPHY_CFG_REG, 0),
    100  1.1  jmcneill 	SUNXI_CCU_RESET(A10_RST_USB_PHY1, USBPHY_CFG_REG, 1),
    101  1.1  jmcneill 	SUNXI_CCU_RESET(A10_RST_USB_PHY2, USBPHY_CFG_REG, 2),
    102  1.7    bouyer 	SUNXI_CCU_RESET(A10_RST_DE_BE0, BE0_CFG_REG, 30),
    103  1.7    bouyer 	SUNXI_CCU_RESET(A10_RST_DE_BE1, BE1_CFG_REG, 30),
    104  1.7    bouyer 	SUNXI_CCU_RESET(A10_RST_DE_FE0, FE0_CFG_REG, 30),
    105  1.7    bouyer 	SUNXI_CCU_RESET(A10_RST_DE_FE1, FE1_CFG_REG, 30),
    106  1.7    bouyer 	SUNXI_CCU_RESET(A10_RST_DE_MP, MP_CFG_REG, 30),
    107  1.7    bouyer 	SUNXI_CCU_RESET(A10_RST_TCON0, LCD0CH0_CFG_REG, 30),
    108  1.7    bouyer 	SUNXI_CCU_RESET(A10_RST_TCON1, LCD1CH0_CFG_REG, 30),
    109  1.1  jmcneill };
    110  1.1  jmcneill 
    111  1.1  jmcneill static const char *cpu_parents[] = { "losc", "osc24m", "pll_core", "pll_periph" };
    112  1.1  jmcneill static const char *axi_parents[] = { "cpu" };
    113  1.1  jmcneill static const char *ahb_parents[] = { "axi", "pll_periph", "pll_periph_base" };
    114  1.1  jmcneill static const char *apb0_parents[] = { "ahb" };
    115  1.1  jmcneill static const char *apb1_parents[] = { "osc24m", "pll_periph", "losc" };
    116  1.7    bouyer static const char *mod_parents[] = { "osc24m", "pll_periph", "pll_ddr_other" };
    117  1.3  jmcneill static const char *sata_parents[] = { "pll6_periph_sata", "external" };
    118  1.7    bouyer static const char *de_parents[] = { "pll_video0", "pll_video1", "pll_ddr_other" };
    119  1.7    bouyer static const char *lcd0_parents[] = { "pll_video0", "pll_video1", "pll_video0x2" };
    120  1.7    bouyer static const char *lcd1_parents[] = { "pll_video0", "pll_video1", "pll_video0x2", "pll_video1x2" };
    121  1.7    bouyer static const char *lcd0ch1c2[] = { "tcon0-ch1-clk2" };
    122  1.7    bouyer static const char *lcd1ch1c2[] = { "tcon1-ch1-clk2" };
    123  1.1  jmcneill 
    124  1.4  jmcneill static const struct sunxi_ccu_nkmp_tbl sun4i_a10_pll1_table[] = {
    125  1.4  jmcneill 	{ 1008000000, 21, 1, 0, 0 },
    126  1.4  jmcneill 	{  960000000, 20, 1, 0, 0 },
    127  1.4  jmcneill 	{  912000000, 19, 1, 0, 0 },
    128  1.4  jmcneill 	{  864000000, 18, 1, 0, 0 },
    129  1.4  jmcneill 	{  720000000, 30, 0, 0, 0 },
    130  1.6  jmcneill 	{  624000000, 26, 0, 0, 0 },
    131  1.4  jmcneill 	{  528000000, 22, 0, 0, 0 },
    132  1.4  jmcneill 	{  312000000, 13, 0, 0, 0 },
    133  1.4  jmcneill 	{  144000000, 12, 0, 0, 1 },
    134  1.4  jmcneill 	{          0 }
    135  1.4  jmcneill };
    136  1.4  jmcneill 
    137  1.1  jmcneill static const struct sunxi_ccu_nkmp_tbl sun4i_a10_ac_dig_table[] = {
    138  1.1  jmcneill 	{ 24576000, 86, 0, 21, 3 },
    139  1.1  jmcneill 	{ 0 }
    140  1.1  jmcneill };
    141  1.1  jmcneill 
    142  1.1  jmcneill static struct sunxi_ccu_clk sun4i_a10_ccu_clks[] = {
    143  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_HOSC, "osc24m", "hosc",
    144  1.1  jmcneill 	    OSC24M_CFG_REG, 0),
    145  1.1  jmcneill 
    146  1.4  jmcneill 	SUNXI_CCU_NKMP_TABLE(A10_CLK_PLL_CORE, "pll_core", "osc24m",
    147  1.1  jmcneill 	    PLL1_CFG_REG,		/* reg */
    148  1.1  jmcneill 	    __BITS(12,8),		/* n */
    149  1.1  jmcneill 	    __BITS(5,4), 		/* k */
    150  1.1  jmcneill 	    __BITS(1,0),		/* m */
    151  1.1  jmcneill 	    __BITS(17,16),		/* p */
    152  1.1  jmcneill 	    __BIT(31),			/* enable */
    153  1.4  jmcneill 	    0,				/* lock */
    154  1.4  jmcneill 	    sun4i_a10_pll1_table,	/* table */
    155  1.1  jmcneill 	    SUNXI_CCU_NKMP_FACTOR_P_POW2 | SUNXI_CCU_NKMP_FACTOR_N_EXACT |
    156  1.4  jmcneill 	    SUNXI_CCU_NKMP_FACTOR_N_ZERO_IS_ONE | SUNXI_CCU_NKMP_SCALE_CLOCK),
    157  1.1  jmcneill 
    158  1.1  jmcneill 	SUNXI_CCU_NKMP_TABLE(A10_CLK_PLL_AUDIO_BASE, "pll_audio", "osc24m",
    159  1.1  jmcneill 	    PLL2_CFG_REG,		/* reg */
    160  1.1  jmcneill 	    __BITS(14,8),		/* n */
    161  1.1  jmcneill 	    0,				/* k */
    162  1.1  jmcneill 	    __BITS(4,0),		/* m */
    163  1.1  jmcneill 	    __BITS(29,26),		/* p */
    164  1.1  jmcneill 	    __BIT(31),			/* enable */
    165  1.1  jmcneill 	    0,				/* lock */
    166  1.1  jmcneill 	    sun4i_a10_ac_dig_table,	/* table */
    167  1.1  jmcneill 	    0),
    168  1.1  jmcneill 
    169  1.1  jmcneill 	SUNXI_CCU_NKMP(A10_CLK_PLL_PERIPH_BASE, "pll_periph_base", "osc24m",
    170  1.1  jmcneill 	    PLL6_CFG_REG,		/* reg */
    171  1.1  jmcneill 	    __BITS(12,8),		/* n */
    172  1.1  jmcneill 	    __BITS(5,4), 		/* k */
    173  1.1  jmcneill 	    0,				/* m */
    174  1.1  jmcneill 	    0,				/* p */
    175  1.1  jmcneill 	    __BIT(31),			/* enable */
    176  1.1  jmcneill 	    SUNXI_CCU_NKMP_FACTOR_N_EXACT),
    177  1.1  jmcneill 
    178  1.1  jmcneill 	SUNXI_CCU_FIXED_FACTOR(A10_CLK_PLL_PERIPH, "pll_periph", "pll_periph_base",
    179  1.1  jmcneill 	    2, 1),
    180  1.1  jmcneill 
    181  1.1  jmcneill 	SUNXI_CCU_NKMP(A10_CLK_PLL_PERIPH_SATA, "pll_periph_sata", "pll_periph_base",
    182  1.1  jmcneill 	    PLL6_CFG_REG,		/* reg */
    183  1.1  jmcneill 	    0,				/* n */
    184  1.1  jmcneill 	    0,				/* k */
    185  1.1  jmcneill 	    __BITS(1,0),		/* m */
    186  1.1  jmcneill 	    0,				/* p */
    187  1.1  jmcneill 	    __BIT(14),			/* enable */
    188  1.1  jmcneill 	    0),
    189  1.1  jmcneill 
    190  1.3  jmcneill 	SUNXI_CCU_DIV_GATE(A10_CLK_SATA, "sata", sata_parents,
    191  1.3  jmcneill 	    SATA_CFG_REG,		/* reg */
    192  1.3  jmcneill 	    0,				/* div */
    193  1.3  jmcneill 	    __BIT(24),			/* sel */
    194  1.3  jmcneill 	    __BIT(31),			/* enable */
    195  1.3  jmcneill 	    0),
    196  1.3  jmcneill 
    197  1.7    bouyer 	SUNXI_CCU_NKMP(A10_CLK_PLL_DDR_BASE, "pll_ddr_other", "osc24m",
    198  1.7    bouyer 	    PLL5_CFG_REG,		/* reg */
    199  1.7    bouyer 	    __BITS(12, 8),		/* n */
    200  1.7    bouyer 	    __BITS(5,4),		/* k */
    201  1.7    bouyer 	    0,				/* m */
    202  1.7    bouyer 	    __BITS(17,16),		/* p */
    203  1.7    bouyer 	    __BIT(31),			/* enable */
    204  1.7    bouyer 	    SUNXI_CCU_NKMP_FACTOR_N_EXACT | SUNXI_CCU_NKMP_FACTOR_P_POW2),
    205  1.7    bouyer 
    206  1.7    bouyer 	SUNXI_CCU_NKMP(A10_CLK_PLL_DDR, "pll_ddr", "osc24m",
    207  1.7    bouyer 	    PLL5_CFG_REG,		/* reg */
    208  1.7    bouyer 	    __BITS(12, 8),		/* n */
    209  1.7    bouyer 	    __BITS(5,4),		/* k */
    210  1.7    bouyer 	    __BITS(1,0),		/* m */
    211  1.7    bouyer 	    0,				/* p */
    212  1.7    bouyer 	    __BIT(31),			/* enable */
    213  1.7    bouyer 	    SUNXI_CCU_NKMP_FACTOR_N_EXACT),
    214  1.7    bouyer 
    215  1.1  jmcneill 	SUNXI_CCU_DIV(A10_CLK_CPU, "cpu", cpu_parents,
    216  1.1  jmcneill 	    CPU_AHB_APB0_CFG_REG,	/* reg */
    217  1.1  jmcneill 	    0,				/* div */
    218  1.1  jmcneill 	    __BITS(17,16),		/* sel */
    219  1.4  jmcneill 	    SUNXI_CCU_DIV_SET_RATE_PARENT),
    220  1.1  jmcneill 
    221  1.1  jmcneill 	SUNXI_CCU_DIV(A10_CLK_AXI, "axi", axi_parents,
    222  1.1  jmcneill 	    CPU_AHB_APB0_CFG_REG,	/* reg */
    223  1.1  jmcneill 	    __BITS(1,0),		/* div */
    224  1.1  jmcneill 	    0,				/* sel */
    225  1.1  jmcneill 	    0),
    226  1.1  jmcneill 
    227  1.1  jmcneill 	SUNXI_CCU_DIV(A10_CLK_AHB, "ahb", ahb_parents,
    228  1.1  jmcneill 	    CPU_AHB_APB0_CFG_REG,	/* reg */
    229  1.1  jmcneill 	    __BITS(5,4),		/* div */
    230  1.1  jmcneill 	    __BITS(7,6),		/* sel */
    231  1.1  jmcneill 	    SUNXI_CCU_DIV_POWER_OF_TWO),
    232  1.1  jmcneill 
    233  1.1  jmcneill 	SUNXI_CCU_DIV(A10_CLK_APB0, "apb0", apb0_parents,
    234  1.1  jmcneill 	    CPU_AHB_APB0_CFG_REG,	/* reg */
    235  1.1  jmcneill 	    __BITS(9,8),		/* div */
    236  1.1  jmcneill 	    0,				/* sel */
    237  1.1  jmcneill 	    SUNXI_CCU_DIV_ZERO_IS_ONE | SUNXI_CCU_DIV_POWER_OF_TWO),
    238  1.1  jmcneill 
    239  1.1  jmcneill 	SUNXI_CCU_NM(A10_CLK_APB1, "apb1", apb1_parents,
    240  1.1  jmcneill 	    APB1_CLK_DIV_REG,		/* reg */
    241  1.1  jmcneill 	    __BITS(17,16),		/* n */
    242  1.1  jmcneill 	    __BITS(4,0),		/* m */
    243  1.1  jmcneill 	    __BITS(25,24),		/* sel */
    244  1.1  jmcneill 	    0,				/* enable */
    245  1.1  jmcneill 	    SUNXI_CCU_NM_POWER_OF_TWO),
    246  1.1  jmcneill 
    247  1.5  jmcneill 	SUNXI_CCU_NM(A10_CLK_NAND, "nand", mod_parents,
    248  1.5  jmcneill 	    NAND_SCLK_CFG_REG,		/* reg */
    249  1.5  jmcneill 	    __BITS(17,16),		/* n */
    250  1.5  jmcneill 	    __BITS(3,0),		/* m */
    251  1.5  jmcneill 	    __BITS(25,24),		/* sel */
    252  1.5  jmcneill 	    __BIT(31),			/* enable */
    253  1.5  jmcneill 	    SUNXI_CCU_NM_POWER_OF_TWO),
    254  1.5  jmcneill 
    255  1.1  jmcneill 	SUNXI_CCU_NM(A10_CLK_MMC0, "mmc0", mod_parents,
    256  1.1  jmcneill 	    SD0_SCLK_CFG_REG,		/* reg */
    257  1.1  jmcneill 	    __BITS(17,16),		/* n */
    258  1.1  jmcneill 	    __BITS(3,0),		/* m */
    259  1.1  jmcneill 	    __BITS(25,24),		/* sel */
    260  1.1  jmcneill 	    __BIT(31),			/* enable */
    261  1.1  jmcneill 	    SUNXI_CCU_NM_POWER_OF_TWO),
    262  1.2  jmcneill 	SUNXI_CCU_PHASE(A10_CLK_MMC0_SAMPLE, "mmc0_sample", "mmc0",
    263  1.2  jmcneill 	    SD0_SCLK_CFG_REG, __BITS(22,20)),
    264  1.2  jmcneill 	SUNXI_CCU_PHASE(A10_CLK_MMC0_OUTPUT, "mmc0_output", "mmc0",
    265  1.2  jmcneill 	    SD0_SCLK_CFG_REG, __BITS(10,8)),
    266  1.1  jmcneill 	SUNXI_CCU_NM(A10_CLK_MMC1, "mmc1", mod_parents,
    267  1.1  jmcneill 	    SD1_SCLK_CFG_REG,		/* reg */
    268  1.1  jmcneill 	    __BITS(17,16),		/* n */
    269  1.1  jmcneill 	    __BITS(3,0),		/* m */
    270  1.1  jmcneill 	    __BITS(25,24),		/* sel */
    271  1.1  jmcneill 	    __BIT(31),			/* enable */
    272  1.1  jmcneill 	    SUNXI_CCU_NM_POWER_OF_TWO),
    273  1.2  jmcneill 	SUNXI_CCU_PHASE(A10_CLK_MMC1_SAMPLE, "mmc1_sample", "mmc1",
    274  1.2  jmcneill 	    SD1_SCLK_CFG_REG, __BITS(22,20)),
    275  1.2  jmcneill 	SUNXI_CCU_PHASE(A10_CLK_MMC1_OUTPUT, "mmc1_output", "mmc1",
    276  1.2  jmcneill 	    SD1_SCLK_CFG_REG, __BITS(10,8)),
    277  1.1  jmcneill 	SUNXI_CCU_NM(A10_CLK_MMC2, "mmc2", mod_parents,
    278  1.1  jmcneill 	    SD2_SCLK_CFG_REG,		/* reg */
    279  1.1  jmcneill 	    __BITS(17,16),		/* n */
    280  1.1  jmcneill 	    __BITS(3,0),		/* m */
    281  1.1  jmcneill 	    __BITS(25,24),		/* sel */
    282  1.1  jmcneill 	    __BIT(31),			/* enable */
    283  1.1  jmcneill 	    SUNXI_CCU_NM_POWER_OF_TWO),
    284  1.2  jmcneill 	SUNXI_CCU_PHASE(A10_CLK_MMC2_SAMPLE, "mmc2_sample", "mmc2",
    285  1.2  jmcneill 	    SD2_SCLK_CFG_REG, __BITS(22,20)),
    286  1.2  jmcneill 	SUNXI_CCU_PHASE(A10_CLK_MMC2_OUTPUT, "mmc2_output", "mmc2",
    287  1.2  jmcneill 	    SD2_SCLK_CFG_REG, __BITS(10,8)),
    288  1.1  jmcneill 	SUNXI_CCU_NM(A10_CLK_MMC3, "mmc3", mod_parents,
    289  1.1  jmcneill 	    SD3_SCLK_CFG_REG,		/* reg */
    290  1.1  jmcneill 	    __BITS(17,16),		/* n */
    291  1.1  jmcneill 	    __BITS(3,0),		/* m */
    292  1.1  jmcneill 	    __BITS(25,24),		/* sel */
    293  1.1  jmcneill 	    __BIT(31),			/* enable */
    294  1.1  jmcneill 	    SUNXI_CCU_NM_POWER_OF_TWO),
    295  1.2  jmcneill 	SUNXI_CCU_PHASE(A10_CLK_MMC3_SAMPLE, "mmc3_sample", "mmc3",
    296  1.2  jmcneill 	    SD3_SCLK_CFG_REG, __BITS(22,20)),
    297  1.2  jmcneill 	SUNXI_CCU_PHASE(A10_CLK_MMC3_OUTPUT, "mmc3_output", "mmc3",
    298  1.2  jmcneill 	    SD3_SCLK_CFG_REG, __BITS(10,8)),
    299  1.1  jmcneill 
    300  1.7    bouyer 	SUNXI_CCU_FRACTIONAL(A10_CLK_PLL_VIDEO0, "pll_video0", "osc24m",
    301  1.7    bouyer 	    PLL3_CFG_REG,		/* reg */
    302  1.7    bouyer 	    __BITS(7,0),		/* m */
    303  1.7    bouyer 	    9,				/* m_min */
    304  1.7    bouyer 	    127,			/* m_max */
    305  1.7    bouyer 	    __BIT(15),			/* frac_en */
    306  1.7    bouyer 	    __BIT(14),			/* frac_sel */
    307  1.7    bouyer 	    270000000, 297000000,	/* frac values */
    308  1.7    bouyer 	    8,				/* prediv */
    309  1.7    bouyer 	    __BIT(31)			/* enable */
    310  1.7    bouyer 	    ),
    311  1.7    bouyer 	SUNXI_CCU_FRACTIONAL(A10_CLK_PLL_VIDEO1, "pll_video1", "osc24m",
    312  1.7    bouyer 	    PLL7_CFG_REG,		/* reg */
    313  1.7    bouyer 	    __BITS(7,0),		/* m */
    314  1.7    bouyer 	    9,				/* m_min */
    315  1.7    bouyer 	    127,			/* m_max */
    316  1.7    bouyer 	    __BIT(15),			/* frac_en */
    317  1.7    bouyer 	    __BIT(14),			/* frac_sel */
    318  1.7    bouyer 	    270000000, 297000000,	/* frac values */
    319  1.7    bouyer 	    8,				/* prediv */
    320  1.7    bouyer 	    __BIT(31)			/* enable */
    321  1.7    bouyer 	    ),
    322  1.7    bouyer 	SUNXI_CCU_FIXED_FACTOR(A10_CLK_PLL_VIDEO0_2X,
    323  1.7    bouyer 	    "pll_video0x2", "pll_video0",
    324  1.7    bouyer 	    1, 2),
    325  1.7    bouyer 	SUNXI_CCU_FIXED_FACTOR(A10_CLK_PLL_VIDEO1_2X,
    326  1.7    bouyer 	    "pll_video1x2", "pll_video1",
    327  1.7    bouyer 	    1, 2),
    328  1.7    bouyer 
    329  1.7    bouyer 	SUNXI_CCU_DIV_GATE(A10_CLK_DE_BE0, "debe0-mod", de_parents,
    330  1.7    bouyer 	    BE0_CFG_REG,		/* reg */
    331  1.7    bouyer 	    __BITS(3,0),		/* div */
    332  1.7    bouyer 	    __BITS(25,24),		/* sel */
    333  1.7    bouyer 	    __BIT(31),			/* enable */
    334  1.7    bouyer 	    0				/* flags */
    335  1.7    bouyer 	    ),
    336  1.7    bouyer 	SUNXI_CCU_DIV_GATE(A10_CLK_DE_BE1, "debe1-mod", de_parents,
    337  1.7    bouyer 	    BE1_CFG_REG,		/* reg */
    338  1.7    bouyer 	    __BITS(3,0),		/* div */
    339  1.7    bouyer 	    __BITS(25,24),		/* sel */
    340  1.7    bouyer 	    __BIT(31),			/* enable */
    341  1.7    bouyer 	    0				/* flags */
    342  1.7    bouyer 	    ),
    343  1.7    bouyer 	SUNXI_CCU_DIV_GATE(A10_CLK_DE_FE0, "defe0-mod", de_parents,
    344  1.7    bouyer 	    FE0_CFG_REG,		/* reg */
    345  1.7    bouyer 	    __BITS(3,0),		/* div */
    346  1.7    bouyer 	    __BITS(25,24),		/* sel */
    347  1.7    bouyer 	    __BIT(31),			/* enable */
    348  1.7    bouyer 	    0				/* flags */
    349  1.7    bouyer 	    ),
    350  1.7    bouyer 	SUNXI_CCU_DIV_GATE(A10_CLK_DE_FE1, "defe1-mod", de_parents,
    351  1.7    bouyer 	    FE1_CFG_REG,		/* reg */
    352  1.7    bouyer 	    __BITS(3,0),		/* div */
    353  1.7    bouyer 	    __BITS(25,24),		/* sel */
    354  1.7    bouyer 	    __BIT(31),			/* enable */
    355  1.7    bouyer 	    0				/* flags */
    356  1.7    bouyer 	    ),
    357  1.7    bouyer 	SUNXI_CCU_DIV_GATE(A10_CLK_TCON0_CH0, "tcon0-ch0", lcd0_parents,
    358  1.7    bouyer 	    LCD0CH0_CFG_REG,		/* reg */
    359  1.7    bouyer 	    0,				/* div */
    360  1.7    bouyer 	    __BITS(25,24),		/* sel */
    361  1.7    bouyer 	    __BIT(31),			/* enable */
    362  1.7    bouyer 	    SUNXI_CCU_DIV_SET_RATE_PARENT /* flags */
    363  1.7    bouyer 	    ),
    364  1.7    bouyer 	SUNXI_CCU_DIV_GATE(A10_CLK_TCON1_CH0, "tcon1-ch0", lcd1_parents,
    365  1.7    bouyer 	    LCD1CH0_CFG_REG,		/* reg */
    366  1.7    bouyer 	    0,				/* div */
    367  1.7    bouyer 	    __BITS(25,24),		/* sel */
    368  1.7    bouyer 	    __BIT(31),			/* enable */
    369  1.7    bouyer 	    SUNXI_CCU_DIV_SET_RATE_PARENT /* flags */
    370  1.7    bouyer 	    ),
    371  1.7    bouyer 	SUNXI_CCU_DIV_GATE(A10_CLK_TCON0_CH1_SCLK2, "tcon0-ch1-clk2", lcd1_parents,
    372  1.7    bouyer 	    LCD0CH1_CFG_REG,		/* reg */
    373  1.7    bouyer 	    __BITS(3,0),		/* div */
    374  1.7    bouyer 	    __BITS(25,24),		/* sel */
    375  1.7    bouyer 	    __BIT(31),			/* enable */
    376  1.7    bouyer 	    SUNXI_CCU_DIV_SET_RATE_PARENT /* flags */
    377  1.7    bouyer 	    ),
    378  1.7    bouyer 	SUNXI_CCU_DIV_GATE(A10_CLK_TCON0_CH1, "tcon0-ch1", lcd0ch1c2,
    379  1.7    bouyer 	    LCD0CH1_CFG_REG,		/* reg */
    380  1.7    bouyer 	    __BIT(11),			/* div */
    381  1.7    bouyer 	    0,				/* sel */
    382  1.7    bouyer 	    __BIT(15),			/* enable */
    383  1.7    bouyer 	    SUNXI_CCU_DIV_SET_RATE_PARENT /* flags */
    384  1.7    bouyer 	    ),
    385  1.7    bouyer 	SUNXI_CCU_DIV_GATE(A10_CLK_TCON1_CH1_SCLK2, "tcon1-ch1-clk2", lcd1_parents,
    386  1.7    bouyer 	    LCD1CH1_CFG_REG,		/* reg */
    387  1.7    bouyer 	    __BITS(3,0),		/* div */
    388  1.7    bouyer 	    __BITS(25,24),		/* sel */
    389  1.7    bouyer 	    __BIT(31),			/* enable */
    390  1.7    bouyer 	    SUNXI_CCU_DIV_SET_RATE_PARENT /* flags */
    391  1.7    bouyer 	    ),
    392  1.7    bouyer 	SUNXI_CCU_DIV_GATE(A10_CLK_TCON1_CH1, "tcon1-ch1", lcd1ch1c2,
    393  1.7    bouyer 	    LCD1CH1_CFG_REG,		/* reg */
    394  1.7    bouyer 	    __BIT(11),			/* div */
    395  1.7    bouyer 	    0,				/* sel */
    396  1.7    bouyer 	    __BIT(15),			/* enable */
    397  1.7    bouyer 	    SUNXI_CCU_DIV_SET_RATE_PARENT /* flags */
    398  1.7    bouyer 	    ),
    399  1.7    bouyer 	SUNXI_CCU_DIV_GATE(A10_CLK_HDMI, "hdmi-mod", lcd1_parents,
    400  1.7    bouyer 	    HDMI_CLOCK_CFG_REG,		/* reg */
    401  1.7    bouyer 	    __BITS(3,0),		/* div */
    402  1.7    bouyer 	    __BITS(25,24),		/* sel */
    403  1.7    bouyer 	    __BIT(31),			/* enable */
    404  1.7    bouyer 	    0				/* flags */
    405  1.7    bouyer 	    ),
    406  1.7    bouyer 
    407  1.1  jmcneill 	/* AHB_GATING_REG0 */
    408  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_AHB_OTG, "ahb-otg", "ahb",
    409  1.1  jmcneill 	    AHB_GATING_REG0, 0),
    410  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_AHB_EHCI0, "ahb-ehci0", "ahb",
    411  1.1  jmcneill 	    AHB_GATING_REG0, 1),
    412  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_AHB_OHCI0, "ahb-ohci0", "ahb",
    413  1.1  jmcneill 	    AHB_GATING_REG0, 2),
    414  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_AHB_EHCI1, "ahb-ehci1", "ahb",
    415  1.1  jmcneill 	    AHB_GATING_REG0, 3),
    416  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_AHB_OHCI1, "ahb-ohci1", "ahb",
    417  1.1  jmcneill 	    AHB_GATING_REG0, 4),
    418  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_AHB_SS, "ahb-ss", "ahb",
    419  1.1  jmcneill 	    AHB_GATING_REG0, 5),
    420  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_AHB_DMA, "ahb-dma", "ahb",
    421  1.1  jmcneill 	    AHB_GATING_REG0, 6),
    422  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_AHB_BIST, "ahb-bist", "ahb",
    423  1.1  jmcneill 	    AHB_GATING_REG0, 7),
    424  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_AHB_MMC0, "ahb-mmc0", "ahb",
    425  1.1  jmcneill 	    AHB_GATING_REG0, 8),
    426  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_AHB_MMC1, "ahb-mmc1", "ahb",
    427  1.1  jmcneill 	    AHB_GATING_REG0, 9),
    428  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_AHB_MMC2, "ahb-mmc2", "ahb",
    429  1.1  jmcneill 	    AHB_GATING_REG0, 10),
    430  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_AHB_MMC3, "ahb-mmc3", "ahb",
    431  1.1  jmcneill 	    AHB_GATING_REG0, 11),
    432  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_AHB_MS, "ahb-ms", "ahb",
    433  1.1  jmcneill 	    AHB_GATING_REG0, 12),
    434  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_AHB_NAND, "ahb-nand", "ahb",
    435  1.1  jmcneill 	    AHB_GATING_REG0, 13),
    436  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_AHB_SDRAM, "ahb-sdram", "ahb",
    437  1.1  jmcneill 	    AHB_GATING_REG0, 14),
    438  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_AHB_ACE, "ahb-ace", "ahb",
    439  1.1  jmcneill 	    AHB_GATING_REG0, 16),
    440  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_AHB_EMAC, "ahb-emac", "ahb",
    441  1.1  jmcneill 	    AHB_GATING_REG0, 17),
    442  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_AHB_TS, "ahb-ts", "ahb",
    443  1.1  jmcneill 	    AHB_GATING_REG0, 18),
    444  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_AHB_SPI0, "ahb-spi0", "ahb",
    445  1.1  jmcneill 	    AHB_GATING_REG0, 20),
    446  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_AHB_SPI1, "ahb-spi1", "ahb",
    447  1.1  jmcneill 	    AHB_GATING_REG0, 21),
    448  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_AHB_SPI2, "ahb-spi2", "ahb",
    449  1.1  jmcneill 	    AHB_GATING_REG0, 22),
    450  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_AHB_SPI3, "ahb-spi3", "ahb",
    451  1.1  jmcneill 	    AHB_GATING_REG0, 23),
    452  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_AHB_SATA, "ahb-sata", "ahb",
    453  1.1  jmcneill 	    AHB_GATING_REG0, 25),
    454  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_AHB_HSTIMER, "ahb-hstimer", "ahb",
    455  1.1  jmcneill 	    AHB_GATING_REG0, 28),
    456  1.1  jmcneill 
    457  1.1  jmcneill 	/* AHB_GATING_REG1. Missing: TVE, HDMI */
    458  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_AHB_VE, "ahb-ve", "ahb",
    459  1.1  jmcneill 	    AHB_GATING_REG1, 0),
    460  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_AHB_TVD, "ahb-tvd", "ahb",
    461  1.1  jmcneill 	    AHB_GATING_REG1, 1),
    462  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_AHB_TVE0, "ahb-tve0", "ahb",
    463  1.1  jmcneill 	    AHB_GATING_REG1, 2),
    464  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_AHB_TVE1, "ahb-tve1", "ahb",
    465  1.1  jmcneill 	    AHB_GATING_REG1, 3),
    466  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_AHB_LCD0, "ahb-lcd0", "ahb",
    467  1.1  jmcneill 	    AHB_GATING_REG1, 4),
    468  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_AHB_LCD1, "ahb-lcd1", "ahb",
    469  1.1  jmcneill 	    AHB_GATING_REG1, 5),
    470  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_AHB_CSI0, "ahb-csi0", "ahb",
    471  1.1  jmcneill 	    AHB_GATING_REG1, 8),
    472  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_AHB_CSI1, "ahb-csi1", "ahb",
    473  1.1  jmcneill 	    AHB_GATING_REG1, 9),
    474  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_AHB_HDMI1, "ahb-hdmi1", "ahb",
    475  1.1  jmcneill 	    AHB_GATING_REG1, 10),
    476  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_AHB_HDMI0, "ahb-hdmi0", "ahb",
    477  1.1  jmcneill 	    AHB_GATING_REG1, 11),
    478  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_AHB_DE_BE0, "ahb-de_be0", "ahb",
    479  1.1  jmcneill 	    AHB_GATING_REG1, 12),
    480  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_AHB_DE_BE1, "ahb-de_be1", "ahb",
    481  1.1  jmcneill 	    AHB_GATING_REG1, 13),
    482  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_AHB_DE_FE0, "ahb-de_fe0", "ahb",
    483  1.1  jmcneill 	    AHB_GATING_REG1, 14),
    484  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_AHB_DE_FE1, "ahb-de_fe1", "ahb",
    485  1.1  jmcneill 	    AHB_GATING_REG1, 15),
    486  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_AHB_GMAC, "ahb-gmac", "ahb",
    487  1.1  jmcneill 	    AHB_GATING_REG1, 17),
    488  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_AHB_MP, "ahb-mp", "ahb",
    489  1.1  jmcneill 	    AHB_GATING_REG1, 18),
    490  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_AHB_GPU, "ahb-gpu", "ahb",
    491  1.1  jmcneill 	    AHB_GATING_REG1, 20),
    492  1.1  jmcneill 
    493  1.1  jmcneill 	/* APB0_GATING_REG */
    494  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_APB0_CODEC, "apb0-codec", "apb0",
    495  1.1  jmcneill 	    APB0_GATING_REG, 0),
    496  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_APB0_SPDIF, "apb0-spdif", "apb0",
    497  1.1  jmcneill 	    APB0_GATING_REG, 1),
    498  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_APB0_AC97, "apb0-ac97", "apb0",
    499  1.1  jmcneill 	    APB0_GATING_REG, 2),
    500  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_APB0_I2S0, "apb0-i2s0", "apb0",
    501  1.1  jmcneill 	    APB0_GATING_REG, 3),
    502  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_APB0_I2S1, "apb0-i2s1", "apb0",
    503  1.1  jmcneill 	    APB0_GATING_REG, 4),
    504  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_APB0_PIO, "apb0-pio", "apb0",
    505  1.1  jmcneill 	    APB0_GATING_REG, 5),
    506  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_APB0_IR0, "apb0-ir0", "apb0",
    507  1.1  jmcneill 	    APB0_GATING_REG, 6),
    508  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_APB0_IR1, "apb0-ir1", "apb0",
    509  1.1  jmcneill 	    APB0_GATING_REG, 7),
    510  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_APB0_I2S2, "apb0-i2s2", "apb0",
    511  1.1  jmcneill 	    APB0_GATING_REG, 8),
    512  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_APB0_KEYPAD, "apb0-keypad", "apb0",
    513  1.1  jmcneill 	    APB0_GATING_REG, 10),
    514  1.1  jmcneill 
    515  1.1  jmcneill 	/* APB1_GATING_REG */
    516  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_APB1_I2C0, "apb1-i2c0", "apb1",
    517  1.1  jmcneill 	    APB1_GATING_REG, 0),
    518  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_APB1_I2C1, "apb1-i2c1", "apb1",
    519  1.1  jmcneill 	    APB1_GATING_REG, 1),
    520  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_APB1_I2C2, "apb1-i2c2", "apb1",
    521  1.1  jmcneill 	    APB1_GATING_REG, 2),
    522  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_APB1_I2C3, "apb1-i2c3", "apb1",
    523  1.1  jmcneill 	    APB1_GATING_REG, 3),
    524  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_APB1_CAN, "apb1-can", "apb1",
    525  1.1  jmcneill 	    APB1_GATING_REG, 4),
    526  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_APB1_SCR, "apb1-scr", "apb1",
    527  1.1  jmcneill 	    APB1_GATING_REG, 5),
    528  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_APB1_PS20, "apb1-ps20", "apb1",
    529  1.1  jmcneill 	    APB1_GATING_REG, 6),
    530  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_APB1_PS21, "apb1-ps21", "apb1",
    531  1.1  jmcneill 	    APB1_GATING_REG, 7),
    532  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_APB1_I2C4, "apb1-i2c4", "apb1",
    533  1.1  jmcneill 	    APB1_GATING_REG, 15),
    534  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_APB1_UART0, "apb1-uart0", "apb1",
    535  1.1  jmcneill 	    APB1_GATING_REG, 16),
    536  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_APB1_UART1, "apb1-uart1", "apb1",
    537  1.1  jmcneill 	    APB1_GATING_REG, 17),
    538  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_APB1_UART2, "apb1-uart2", "apb1",
    539  1.1  jmcneill 	    APB1_GATING_REG, 18),
    540  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_APB1_UART3, "apb1-uart3", "apb1",
    541  1.1  jmcneill 	    APB1_GATING_REG, 19),
    542  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_APB1_UART4, "apb1-uart4", "apb1",
    543  1.1  jmcneill 	    APB1_GATING_REG, 20),
    544  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_APB1_UART5, "apb1-uart5", "apb1",
    545  1.1  jmcneill 	    APB1_GATING_REG, 21),
    546  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_APB1_UART6, "apb1-uart6", "apb1",
    547  1.1  jmcneill 	    APB1_GATING_REG, 22),
    548  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_APB1_UART7, "apb1-uart7", "apb1",
    549  1.1  jmcneill 	    APB1_GATING_REG, 23),
    550  1.1  jmcneill 
    551  1.7    bouyer 	/* DRAM GATING */
    552  1.7    bouyer 	SUNXI_CCU_GATE(A10_CLK_DRAM_DE_BE0, "dram-de-be0", "pll_ddr_other",
    553  1.7    bouyer 	    DRAM_GATING_REG, 26),
    554  1.7    bouyer 	SUNXI_CCU_GATE(A10_CLK_DRAM_DE_BE1, "dram-de-be1", "pll_ddr_other",
    555  1.7    bouyer 	    DRAM_GATING_REG, 27),
    556  1.7    bouyer 	SUNXI_CCU_GATE(A10_CLK_DRAM_DE_FE0, "dram-de-fe0", "pll_ddr_other",
    557  1.7    bouyer 	    DRAM_GATING_REG, 25),
    558  1.7    bouyer 	SUNXI_CCU_GATE(A10_CLK_DRAM_DE_FE1, "dram-de-fe1", "pll_ddr_other",
    559  1.7    bouyer 	    DRAM_GATING_REG, 24),
    560  1.7    bouyer 
    561  1.1  jmcneill 	/* AUDIO_CODEC_SCLK_CFG_REG */
    562  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_CODEC, "codec", "pll_audio",
    563  1.1  jmcneill 	    AUDIO_CODEC_SCLK_CFG_REG, 31),
    564  1.1  jmcneill 
    565  1.1  jmcneill 	/* USBPHY_CFG_REG */
    566  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_USB_OHCI0, "usb-ohci0", "osc24m",
    567  1.1  jmcneill 	    USBPHY_CFG_REG, 6),
    568  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_USB_OHCI1, "usb-ohci1", "osc24m",
    569  1.1  jmcneill 	    USBPHY_CFG_REG, 7),
    570  1.1  jmcneill 	SUNXI_CCU_GATE(A10_CLK_USB_PHY, "usb-phy", "osc24m",
    571  1.1  jmcneill 	    USBPHY_CFG_REG, 8),
    572  1.1  jmcneill };
    573  1.1  jmcneill 
    574  1.1  jmcneill static int
    575  1.1  jmcneill sun4i_a10_ccu_match(device_t parent, cfdata_t cf, void *aux)
    576  1.1  jmcneill {
    577  1.1  jmcneill 	struct fdt_attach_args * const faa = aux;
    578  1.1  jmcneill 
    579  1.1  jmcneill 	return of_match_compat_data(faa->faa_phandle, compat_data);
    580  1.1  jmcneill }
    581  1.1  jmcneill 
    582  1.1  jmcneill static void
    583  1.1  jmcneill sun4i_a10_ccu_attach(device_t parent, device_t self, void *aux)
    584  1.1  jmcneill {
    585  1.1  jmcneill 	struct sunxi_ccu_softc * const sc = device_private(self);
    586  1.1  jmcneill 	struct fdt_attach_args * const faa = aux;
    587  1.1  jmcneill 	enum sun4i_a10_ccu_type type;
    588  1.1  jmcneill 
    589  1.1  jmcneill 	sc->sc_dev = self;
    590  1.1  jmcneill 	sc->sc_phandle = faa->faa_phandle;
    591  1.1  jmcneill 	sc->sc_bst = faa->faa_bst;
    592  1.1  jmcneill 
    593  1.1  jmcneill 	sc->sc_resets = sun4i_a10_ccu_resets;
    594  1.1  jmcneill 	sc->sc_nresets = __arraycount(sun4i_a10_ccu_resets);
    595  1.1  jmcneill 
    596  1.1  jmcneill 	sc->sc_clks = sun4i_a10_ccu_clks;
    597  1.1  jmcneill 	sc->sc_nclks = __arraycount(sun4i_a10_ccu_clks);
    598  1.1  jmcneill 
    599  1.1  jmcneill 	if (sunxi_ccu_attach(sc) != 0)
    600  1.1  jmcneill 		return;
    601  1.1  jmcneill 
    602  1.1  jmcneill 	aprint_naive("\n");
    603  1.1  jmcneill 
    604  1.1  jmcneill 	type = of_search_compatible(faa->faa_phandle, compat_data)->data;
    605  1.1  jmcneill 
    606  1.1  jmcneill 	switch (type) {
    607  1.1  jmcneill 	case CCU_A10:
    608  1.1  jmcneill 		aprint_normal(": A10 CCU\n");
    609  1.1  jmcneill 		break;
    610  1.1  jmcneill 	case CCU_A20:
    611  1.1  jmcneill 		aprint_normal(": A20 CCU\n");
    612  1.1  jmcneill 		break;
    613  1.1  jmcneill 	}
    614  1.1  jmcneill 
    615  1.1  jmcneill 	sunxi_ccu_print(sc);
    616  1.1  jmcneill }
    617