Home | History | Annotate | Line # | Download | only in sunxi
sun4i_a10_ccu.c revision 1.4
      1 /* $NetBSD: sun4i_a10_ccu.c,v 1.4 2017/10/09 14:01:59 jmcneill Exp $ */
      2 
      3 /*-
      4  * Copyright (c) 2017 Jared McNeill <jmcneill (at) invisible.ca>
      5  * All rights reserved.
      6  *
      7  * Redistribution and use in source and binary forms, with or without
      8  * modification, are permitted provided that the following conditions
      9  * are met:
     10  * 1. Redistributions of source code must retain the above copyright
     11  *    notice, this list of conditions and the following disclaimer.
     12  * 2. Redistributions in binary form must reproduce the above copyright
     13  *    notice, this list of conditions and the following disclaimer in the
     14  *    documentation and/or other materials provided with the distribution.
     15  *
     16  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     20  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     21  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     22  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     23  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     24  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     25  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     26  * SUCH DAMAGE.
     27  */
     28 
     29 #include <sys/cdefs.h>
     30 
     31 __KERNEL_RCSID(1, "$NetBSD: sun4i_a10_ccu.c,v 1.4 2017/10/09 14:01:59 jmcneill Exp $");
     32 
     33 #include <sys/param.h>
     34 #include <sys/bus.h>
     35 #include <sys/device.h>
     36 #include <sys/systm.h>
     37 
     38 #include <dev/fdt/fdtvar.h>
     39 
     40 #include <arm/sunxi/sunxi_ccu.h>
     41 #include <arm/sunxi/sun4i_a10_ccu.h>
     42 #include <arm/sunxi/sun7i_a20_ccu.h>
     43 
     44 #define	PLL1_CFG_REG		0x000
     45 #define	PLL2_CFG_REG		0x008
     46 #define	PLL6_CFG_REG		0x028
     47 #define	OSC24M_CFG_REG		0x050
     48 #define	CPU_AHB_APB0_CFG_REG	0x054
     49 #define	APB1_CLK_DIV_REG	0x058
     50 #define	AHB_GATING_REG0		0x060
     51 #define	AHB_GATING_REG1		0x064
     52 #define	APB0_GATING_REG		0x068
     53 #define	APB1_GATING_REG		0x06c
     54 #define	SD0_SCLK_CFG_REG        0x088
     55 #define	SD1_SCLK_CFG_REG        0x08c
     56 #define	SD2_SCLK_CFG_REG        0x090
     57 #define	SD3_SCLK_CFG_REG	0x094
     58 #define	SATA_CFG_REG		0x0c8
     59 #define	USBPHY_CFG_REG		0x0cc
     60 #define	BE_CFG_REG		0x104
     61 #define	FE_CFG_REG		0x10c
     62 #define	CSI_CFG_REG		0x134
     63 #define	VE_CFG_REG		0x13c
     64 #define	AUDIO_CODEC_SCLK_CFG_REG 0x140
     65 #define	MALI_CLOCK_CFG_REG	0x154
     66 #define	IEP_SCLK_CFG_REG	0x160
     67 
     68 static int sun4i_a10_ccu_match(device_t, cfdata_t, void *);
     69 static void sun4i_a10_ccu_attach(device_t, device_t, void *);
     70 
     71 enum sun4i_a10_ccu_type {
     72 	CCU_A10 = 1,
     73 	CCU_A20,
     74 };
     75 
     76 static const struct of_compat_data compat_data[] = {
     77 	{ "allwinner,sun4i-a10-ccu",	CCU_A10 },
     78 	{ "allwinner,sun7i-a20-ccu",	CCU_A20 },
     79 	{ NULL }
     80 };
     81 
     82 CFATTACH_DECL_NEW(sunxi_a10_ccu, sizeof(struct sunxi_ccu_softc),
     83 	sun4i_a10_ccu_match, sun4i_a10_ccu_attach, NULL, NULL);
     84 
     85 static struct sunxi_ccu_reset sun4i_a10_ccu_resets[] = {
     86 	SUNXI_CCU_RESET(A10_RST_USB_PHY0, USBPHY_CFG_REG, 0),
     87 	SUNXI_CCU_RESET(A10_RST_USB_PHY1, USBPHY_CFG_REG, 1),
     88 	SUNXI_CCU_RESET(A10_RST_USB_PHY2, USBPHY_CFG_REG, 2),
     89 };
     90 
     91 static const char *cpu_parents[] = { "losc", "osc24m", "pll_core", "pll_periph" };
     92 static const char *axi_parents[] = { "cpu" };
     93 static const char *ahb_parents[] = { "axi", "pll_periph", "pll_periph_base" };
     94 static const char *apb0_parents[] = { "ahb" };
     95 static const char *apb1_parents[] = { "osc24m", "pll_periph", "losc" };
     96 static const char *mod_parents[] = { "osc24m", "pll_periph", "pll_ddr" };
     97 static const char *sata_parents[] = { "pll6_periph_sata", "external" };
     98 
     99 static const struct sunxi_ccu_nkmp_tbl sun4i_a10_pll1_table[] = {
    100 	{ 1008000000, 21, 1, 0, 0 },
    101 	{  960000000, 20, 1, 0, 0 },
    102 	{  912000000, 19, 1, 0, 0 },
    103 	{  864000000, 18, 1, 0, 0 },
    104 	{  720000000, 30, 0, 0, 0 },
    105 	{  528000000, 22, 0, 0, 0 },
    106 	{  312000000, 13, 0, 0, 0 },
    107 	{  144000000, 12, 0, 0, 1 },
    108 	{          0 }
    109 };
    110 
    111 static const struct sunxi_ccu_nkmp_tbl sun4i_a10_ac_dig_table[] = {
    112 	{ 24576000, 86, 0, 21, 3 },
    113 	{ 0 }
    114 };
    115 
    116 static struct sunxi_ccu_clk sun4i_a10_ccu_clks[] = {
    117 	SUNXI_CCU_GATE(A10_CLK_HOSC, "osc24m", "hosc",
    118 	    OSC24M_CFG_REG, 0),
    119 
    120 	SUNXI_CCU_NKMP_TABLE(A10_CLK_PLL_CORE, "pll_core", "osc24m",
    121 	    PLL1_CFG_REG,		/* reg */
    122 	    __BITS(12,8),		/* n */
    123 	    __BITS(5,4), 		/* k */
    124 	    __BITS(1,0),		/* m */
    125 	    __BITS(17,16),		/* p */
    126 	    __BIT(31),			/* enable */
    127 	    0,				/* lock */
    128 	    sun4i_a10_pll1_table,	/* table */
    129 	    SUNXI_CCU_NKMP_FACTOR_P_POW2 | SUNXI_CCU_NKMP_FACTOR_N_EXACT |
    130 	    SUNXI_CCU_NKMP_FACTOR_N_ZERO_IS_ONE | SUNXI_CCU_NKMP_SCALE_CLOCK),
    131 
    132 	SUNXI_CCU_NKMP_TABLE(A10_CLK_PLL_AUDIO_BASE, "pll_audio", "osc24m",
    133 	    PLL2_CFG_REG,		/* reg */
    134 	    __BITS(14,8),		/* n */
    135 	    0,				/* k */
    136 	    __BITS(4,0),		/* m */
    137 	    __BITS(29,26),		/* p */
    138 	    __BIT(31),			/* enable */
    139 	    0,				/* lock */
    140 	    sun4i_a10_ac_dig_table,	/* table */
    141 	    0),
    142 
    143 	SUNXI_CCU_NKMP(A10_CLK_PLL_PERIPH_BASE, "pll_periph_base", "osc24m",
    144 	    PLL6_CFG_REG,		/* reg */
    145 	    __BITS(12,8),		/* n */
    146 	    __BITS(5,4), 		/* k */
    147 	    0,				/* m */
    148 	    0,				/* p */
    149 	    __BIT(31),			/* enable */
    150 	    SUNXI_CCU_NKMP_FACTOR_N_EXACT),
    151 
    152 	SUNXI_CCU_FIXED_FACTOR(A10_CLK_PLL_PERIPH, "pll_periph", "pll_periph_base",
    153 	    2, 1),
    154 
    155 	SUNXI_CCU_NKMP(A10_CLK_PLL_PERIPH_SATA, "pll_periph_sata", "pll_periph_base",
    156 	    PLL6_CFG_REG,		/* reg */
    157 	    0,				/* n */
    158 	    0,				/* k */
    159 	    __BITS(1,0),		/* m */
    160 	    0,				/* p */
    161 	    __BIT(14),			/* enable */
    162 	    0),
    163 
    164 	SUNXI_CCU_DIV_GATE(A10_CLK_SATA, "sata", sata_parents,
    165 	    SATA_CFG_REG,		/* reg */
    166 	    0,				/* div */
    167 	    __BIT(24),			/* sel */
    168 	    __BIT(31),			/* enable */
    169 	    0),
    170 
    171 	SUNXI_CCU_DIV(A10_CLK_CPU, "cpu", cpu_parents,
    172 	    CPU_AHB_APB0_CFG_REG,	/* reg */
    173 	    0,				/* div */
    174 	    __BITS(17,16),		/* sel */
    175 	    SUNXI_CCU_DIV_SET_RATE_PARENT),
    176 
    177 	SUNXI_CCU_DIV(A10_CLK_AXI, "axi", axi_parents,
    178 	    CPU_AHB_APB0_CFG_REG,	/* reg */
    179 	    __BITS(1,0),		/* div */
    180 	    0,				/* sel */
    181 	    0),
    182 
    183 	SUNXI_CCU_DIV(A10_CLK_AHB, "ahb", ahb_parents,
    184 	    CPU_AHB_APB0_CFG_REG,	/* reg */
    185 	    __BITS(5,4),		/* div */
    186 	    __BITS(7,6),		/* sel */
    187 	    SUNXI_CCU_DIV_POWER_OF_TWO),
    188 
    189 	SUNXI_CCU_DIV(A10_CLK_APB0, "apb0", apb0_parents,
    190 	    CPU_AHB_APB0_CFG_REG,	/* reg */
    191 	    __BITS(9,8),		/* div */
    192 	    0,				/* sel */
    193 	    SUNXI_CCU_DIV_ZERO_IS_ONE | SUNXI_CCU_DIV_POWER_OF_TWO),
    194 
    195 	SUNXI_CCU_NM(A10_CLK_APB1, "apb1", apb1_parents,
    196 	    APB1_CLK_DIV_REG,		/* reg */
    197 	    __BITS(17,16),		/* n */
    198 	    __BITS(4,0),		/* m */
    199 	    __BITS(25,24),		/* sel */
    200 	    0,				/* enable */
    201 	    SUNXI_CCU_NM_POWER_OF_TWO),
    202 
    203 	SUNXI_CCU_NM(A10_CLK_MMC0, "mmc0", mod_parents,
    204 	    SD0_SCLK_CFG_REG,		/* reg */
    205 	    __BITS(17,16),		/* n */
    206 	    __BITS(3,0),		/* m */
    207 	    __BITS(25,24),		/* sel */
    208 	    __BIT(31),			/* enable */
    209 	    SUNXI_CCU_NM_POWER_OF_TWO),
    210 	SUNXI_CCU_PHASE(A10_CLK_MMC0_SAMPLE, "mmc0_sample", "mmc0",
    211 	    SD0_SCLK_CFG_REG, __BITS(22,20)),
    212 	SUNXI_CCU_PHASE(A10_CLK_MMC0_OUTPUT, "mmc0_output", "mmc0",
    213 	    SD0_SCLK_CFG_REG, __BITS(10,8)),
    214 	SUNXI_CCU_NM(A10_CLK_MMC1, "mmc1", mod_parents,
    215 	    SD1_SCLK_CFG_REG,		/* reg */
    216 	    __BITS(17,16),		/* n */
    217 	    __BITS(3,0),		/* m */
    218 	    __BITS(25,24),		/* sel */
    219 	    __BIT(31),			/* enable */
    220 	    SUNXI_CCU_NM_POWER_OF_TWO),
    221 	SUNXI_CCU_PHASE(A10_CLK_MMC1_SAMPLE, "mmc1_sample", "mmc1",
    222 	    SD1_SCLK_CFG_REG, __BITS(22,20)),
    223 	SUNXI_CCU_PHASE(A10_CLK_MMC1_OUTPUT, "mmc1_output", "mmc1",
    224 	    SD1_SCLK_CFG_REG, __BITS(10,8)),
    225 	SUNXI_CCU_NM(A10_CLK_MMC2, "mmc2", mod_parents,
    226 	    SD2_SCLK_CFG_REG,		/* reg */
    227 	    __BITS(17,16),		/* n */
    228 	    __BITS(3,0),		/* m */
    229 	    __BITS(25,24),		/* sel */
    230 	    __BIT(31),			/* enable */
    231 	    SUNXI_CCU_NM_POWER_OF_TWO),
    232 	SUNXI_CCU_PHASE(A10_CLK_MMC2_SAMPLE, "mmc2_sample", "mmc2",
    233 	    SD2_SCLK_CFG_REG, __BITS(22,20)),
    234 	SUNXI_CCU_PHASE(A10_CLK_MMC2_OUTPUT, "mmc2_output", "mmc2",
    235 	    SD2_SCLK_CFG_REG, __BITS(10,8)),
    236 	SUNXI_CCU_NM(A10_CLK_MMC3, "mmc3", mod_parents,
    237 	    SD3_SCLK_CFG_REG,		/* reg */
    238 	    __BITS(17,16),		/* n */
    239 	    __BITS(3,0),		/* m */
    240 	    __BITS(25,24),		/* sel */
    241 	    __BIT(31),			/* enable */
    242 	    SUNXI_CCU_NM_POWER_OF_TWO),
    243 	SUNXI_CCU_PHASE(A10_CLK_MMC3_SAMPLE, "mmc3_sample", "mmc3",
    244 	    SD3_SCLK_CFG_REG, __BITS(22,20)),
    245 	SUNXI_CCU_PHASE(A10_CLK_MMC3_OUTPUT, "mmc3_output", "mmc3",
    246 	    SD3_SCLK_CFG_REG, __BITS(10,8)),
    247 
    248 	/* AHB_GATING_REG0 */
    249 	SUNXI_CCU_GATE(A10_CLK_AHB_OTG, "ahb-otg", "ahb",
    250 	    AHB_GATING_REG0, 0),
    251 	SUNXI_CCU_GATE(A10_CLK_AHB_EHCI0, "ahb-ehci0", "ahb",
    252 	    AHB_GATING_REG0, 1),
    253 	SUNXI_CCU_GATE(A10_CLK_AHB_OHCI0, "ahb-ohci0", "ahb",
    254 	    AHB_GATING_REG0, 2),
    255 	SUNXI_CCU_GATE(A10_CLK_AHB_EHCI1, "ahb-ehci1", "ahb",
    256 	    AHB_GATING_REG0, 3),
    257 	SUNXI_CCU_GATE(A10_CLK_AHB_OHCI1, "ahb-ohci1", "ahb",
    258 	    AHB_GATING_REG0, 4),
    259 	SUNXI_CCU_GATE(A10_CLK_AHB_SS, "ahb-ss", "ahb",
    260 	    AHB_GATING_REG0, 5),
    261 	SUNXI_CCU_GATE(A10_CLK_AHB_DMA, "ahb-dma", "ahb",
    262 	    AHB_GATING_REG0, 6),
    263 	SUNXI_CCU_GATE(A10_CLK_AHB_BIST, "ahb-bist", "ahb",
    264 	    AHB_GATING_REG0, 7),
    265 	SUNXI_CCU_GATE(A10_CLK_AHB_MMC0, "ahb-mmc0", "ahb",
    266 	    AHB_GATING_REG0, 8),
    267 	SUNXI_CCU_GATE(A10_CLK_AHB_MMC1, "ahb-mmc1", "ahb",
    268 	    AHB_GATING_REG0, 9),
    269 	SUNXI_CCU_GATE(A10_CLK_AHB_MMC2, "ahb-mmc2", "ahb",
    270 	    AHB_GATING_REG0, 10),
    271 	SUNXI_CCU_GATE(A10_CLK_AHB_MMC3, "ahb-mmc3", "ahb",
    272 	    AHB_GATING_REG0, 11),
    273 	SUNXI_CCU_GATE(A10_CLK_AHB_MS, "ahb-ms", "ahb",
    274 	    AHB_GATING_REG0, 12),
    275 	SUNXI_CCU_GATE(A10_CLK_AHB_NAND, "ahb-nand", "ahb",
    276 	    AHB_GATING_REG0, 13),
    277 	SUNXI_CCU_GATE(A10_CLK_AHB_SDRAM, "ahb-sdram", "ahb",
    278 	    AHB_GATING_REG0, 14),
    279 	SUNXI_CCU_GATE(A10_CLK_AHB_ACE, "ahb-ace", "ahb",
    280 	    AHB_GATING_REG0, 16),
    281 	SUNXI_CCU_GATE(A10_CLK_AHB_EMAC, "ahb-emac", "ahb",
    282 	    AHB_GATING_REG0, 17),
    283 	SUNXI_CCU_GATE(A10_CLK_AHB_TS, "ahb-ts", "ahb",
    284 	    AHB_GATING_REG0, 18),
    285 	SUNXI_CCU_GATE(A10_CLK_AHB_SPI0, "ahb-spi0", "ahb",
    286 	    AHB_GATING_REG0, 20),
    287 	SUNXI_CCU_GATE(A10_CLK_AHB_SPI1, "ahb-spi1", "ahb",
    288 	    AHB_GATING_REG0, 21),
    289 	SUNXI_CCU_GATE(A10_CLK_AHB_SPI2, "ahb-spi2", "ahb",
    290 	    AHB_GATING_REG0, 22),
    291 	SUNXI_CCU_GATE(A10_CLK_AHB_SPI3, "ahb-spi3", "ahb",
    292 	    AHB_GATING_REG0, 23),
    293 	SUNXI_CCU_GATE(A10_CLK_AHB_SATA, "ahb-sata", "ahb",
    294 	    AHB_GATING_REG0, 25),
    295 	SUNXI_CCU_GATE(A10_CLK_AHB_HSTIMER, "ahb-hstimer", "ahb",
    296 	    AHB_GATING_REG0, 28),
    297 
    298 	/* AHB_GATING_REG1. Missing: TVE, HDMI */
    299 	SUNXI_CCU_GATE(A10_CLK_AHB_VE, "ahb-ve", "ahb",
    300 	    AHB_GATING_REG1, 0),
    301 	SUNXI_CCU_GATE(A10_CLK_AHB_TVD, "ahb-tvd", "ahb",
    302 	    AHB_GATING_REG1, 1),
    303 	SUNXI_CCU_GATE(A10_CLK_AHB_TVE0, "ahb-tve0", "ahb",
    304 	    AHB_GATING_REG1, 2),
    305 	SUNXI_CCU_GATE(A10_CLK_AHB_TVE1, "ahb-tve1", "ahb",
    306 	    AHB_GATING_REG1, 3),
    307 	SUNXI_CCU_GATE(A10_CLK_AHB_LCD0, "ahb-lcd0", "ahb",
    308 	    AHB_GATING_REG1, 4),
    309 	SUNXI_CCU_GATE(A10_CLK_AHB_LCD1, "ahb-lcd1", "ahb",
    310 	    AHB_GATING_REG1, 5),
    311 	SUNXI_CCU_GATE(A10_CLK_AHB_CSI0, "ahb-csi0", "ahb",
    312 	    AHB_GATING_REG1, 8),
    313 	SUNXI_CCU_GATE(A10_CLK_AHB_CSI1, "ahb-csi1", "ahb",
    314 	    AHB_GATING_REG1, 9),
    315 	SUNXI_CCU_GATE(A10_CLK_AHB_HDMI1, "ahb-hdmi1", "ahb",
    316 	    AHB_GATING_REG1, 10),
    317 	SUNXI_CCU_GATE(A10_CLK_AHB_HDMI0, "ahb-hdmi0", "ahb",
    318 	    AHB_GATING_REG1, 11),
    319 	SUNXI_CCU_GATE(A10_CLK_AHB_DE_BE0, "ahb-de_be0", "ahb",
    320 	    AHB_GATING_REG1, 12),
    321 	SUNXI_CCU_GATE(A10_CLK_AHB_DE_BE1, "ahb-de_be1", "ahb",
    322 	    AHB_GATING_REG1, 13),
    323 	SUNXI_CCU_GATE(A10_CLK_AHB_DE_FE0, "ahb-de_fe0", "ahb",
    324 	    AHB_GATING_REG1, 14),
    325 	SUNXI_CCU_GATE(A10_CLK_AHB_DE_FE1, "ahb-de_fe1", "ahb",
    326 	    AHB_GATING_REG1, 15),
    327 	SUNXI_CCU_GATE(A10_CLK_AHB_GMAC, "ahb-gmac", "ahb",
    328 	    AHB_GATING_REG1, 17),
    329 	SUNXI_CCU_GATE(A10_CLK_AHB_MP, "ahb-mp", "ahb",
    330 	    AHB_GATING_REG1, 18),
    331 	SUNXI_CCU_GATE(A10_CLK_AHB_GPU, "ahb-gpu", "ahb",
    332 	    AHB_GATING_REG1, 20),
    333 
    334 	/* APB0_GATING_REG */
    335 	SUNXI_CCU_GATE(A10_CLK_APB0_CODEC, "apb0-codec", "apb0",
    336 	    APB0_GATING_REG, 0),
    337 	SUNXI_CCU_GATE(A10_CLK_APB0_SPDIF, "apb0-spdif", "apb0",
    338 	    APB0_GATING_REG, 1),
    339 	SUNXI_CCU_GATE(A10_CLK_APB0_AC97, "apb0-ac97", "apb0",
    340 	    APB0_GATING_REG, 2),
    341 	SUNXI_CCU_GATE(A10_CLK_APB0_I2S0, "apb0-i2s0", "apb0",
    342 	    APB0_GATING_REG, 3),
    343 	SUNXI_CCU_GATE(A10_CLK_APB0_I2S1, "apb0-i2s1", "apb0",
    344 	    APB0_GATING_REG, 4),
    345 	SUNXI_CCU_GATE(A10_CLK_APB0_PIO, "apb0-pio", "apb0",
    346 	    APB0_GATING_REG, 5),
    347 	SUNXI_CCU_GATE(A10_CLK_APB0_IR0, "apb0-ir0", "apb0",
    348 	    APB0_GATING_REG, 6),
    349 	SUNXI_CCU_GATE(A10_CLK_APB0_IR1, "apb0-ir1", "apb0",
    350 	    APB0_GATING_REG, 7),
    351 	SUNXI_CCU_GATE(A10_CLK_APB0_I2S2, "apb0-i2s2", "apb0",
    352 	    APB0_GATING_REG, 8),
    353 	SUNXI_CCU_GATE(A10_CLK_APB0_KEYPAD, "apb0-keypad", "apb0",
    354 	    APB0_GATING_REG, 10),
    355 
    356 	/* APB1_GATING_REG */
    357 	SUNXI_CCU_GATE(A10_CLK_APB1_I2C0, "apb1-i2c0", "apb1",
    358 	    APB1_GATING_REG, 0),
    359 	SUNXI_CCU_GATE(A10_CLK_APB1_I2C1, "apb1-i2c1", "apb1",
    360 	    APB1_GATING_REG, 1),
    361 	SUNXI_CCU_GATE(A10_CLK_APB1_I2C2, "apb1-i2c2", "apb1",
    362 	    APB1_GATING_REG, 2),
    363 	SUNXI_CCU_GATE(A10_CLK_APB1_I2C3, "apb1-i2c3", "apb1",
    364 	    APB1_GATING_REG, 3),
    365 	SUNXI_CCU_GATE(A10_CLK_APB1_CAN, "apb1-can", "apb1",
    366 	    APB1_GATING_REG, 4),
    367 	SUNXI_CCU_GATE(A10_CLK_APB1_SCR, "apb1-scr", "apb1",
    368 	    APB1_GATING_REG, 5),
    369 	SUNXI_CCU_GATE(A10_CLK_APB1_PS20, "apb1-ps20", "apb1",
    370 	    APB1_GATING_REG, 6),
    371 	SUNXI_CCU_GATE(A10_CLK_APB1_PS21, "apb1-ps21", "apb1",
    372 	    APB1_GATING_REG, 7),
    373 	SUNXI_CCU_GATE(A10_CLK_APB1_I2C4, "apb1-i2c4", "apb1",
    374 	    APB1_GATING_REG, 15),
    375 	SUNXI_CCU_GATE(A10_CLK_APB1_UART0, "apb1-uart0", "apb1",
    376 	    APB1_GATING_REG, 16),
    377 	SUNXI_CCU_GATE(A10_CLK_APB1_UART1, "apb1-uart1", "apb1",
    378 	    APB1_GATING_REG, 17),
    379 	SUNXI_CCU_GATE(A10_CLK_APB1_UART2, "apb1-uart2", "apb1",
    380 	    APB1_GATING_REG, 18),
    381 	SUNXI_CCU_GATE(A10_CLK_APB1_UART3, "apb1-uart3", "apb1",
    382 	    APB1_GATING_REG, 19),
    383 	SUNXI_CCU_GATE(A10_CLK_APB1_UART4, "apb1-uart4", "apb1",
    384 	    APB1_GATING_REG, 20),
    385 	SUNXI_CCU_GATE(A10_CLK_APB1_UART5, "apb1-uart5", "apb1",
    386 	    APB1_GATING_REG, 21),
    387 	SUNXI_CCU_GATE(A10_CLK_APB1_UART6, "apb1-uart6", "apb1",
    388 	    APB1_GATING_REG, 22),
    389 	SUNXI_CCU_GATE(A10_CLK_APB1_UART7, "apb1-uart7", "apb1",
    390 	    APB1_GATING_REG, 23),
    391 
    392 	/* AUDIO_CODEC_SCLK_CFG_REG */
    393 	SUNXI_CCU_GATE(A10_CLK_CODEC, "codec", "pll_audio",
    394 	    AUDIO_CODEC_SCLK_CFG_REG, 31),
    395 
    396 	/* USBPHY_CFG_REG */
    397 	SUNXI_CCU_GATE(A10_CLK_USB_OHCI0, "usb-ohci0", "osc24m",
    398 	    USBPHY_CFG_REG, 6),
    399 	SUNXI_CCU_GATE(A10_CLK_USB_OHCI1, "usb-ohci1", "osc24m",
    400 	    USBPHY_CFG_REG, 7),
    401 	SUNXI_CCU_GATE(A10_CLK_USB_PHY, "usb-phy", "osc24m",
    402 	    USBPHY_CFG_REG, 8),
    403 };
    404 
    405 static int
    406 sun4i_a10_ccu_match(device_t parent, cfdata_t cf, void *aux)
    407 {
    408 	struct fdt_attach_args * const faa = aux;
    409 
    410 	return of_match_compat_data(faa->faa_phandle, compat_data);
    411 }
    412 
    413 static void
    414 sun4i_a10_ccu_attach(device_t parent, device_t self, void *aux)
    415 {
    416 	struct sunxi_ccu_softc * const sc = device_private(self);
    417 	struct fdt_attach_args * const faa = aux;
    418 	enum sun4i_a10_ccu_type type;
    419 
    420 	sc->sc_dev = self;
    421 	sc->sc_phandle = faa->faa_phandle;
    422 	sc->sc_bst = faa->faa_bst;
    423 
    424 	sc->sc_resets = sun4i_a10_ccu_resets;
    425 	sc->sc_nresets = __arraycount(sun4i_a10_ccu_resets);
    426 
    427 	sc->sc_clks = sun4i_a10_ccu_clks;
    428 	sc->sc_nclks = __arraycount(sun4i_a10_ccu_clks);
    429 
    430 	if (sunxi_ccu_attach(sc) != 0)
    431 		return;
    432 
    433 	aprint_naive("\n");
    434 
    435 	type = of_search_compatible(faa->faa_phandle, compat_data)->data;
    436 
    437 	switch (type) {
    438 	case CCU_A10:
    439 		aprint_normal(": A10 CCU\n");
    440 		break;
    441 	case CCU_A20:
    442 		aprint_normal(": A20 CCU\n");
    443 		break;
    444 	}
    445 
    446 	sunxi_ccu_print(sc);
    447 }
    448