Home | History | Annotate | Line # | Download | only in sunxi
sun50i_a64_ccu.c revision 1.10
      1  1.10  jmcneill /* $NetBSD: sun50i_a64_ccu.c,v 1.10 2019/01/22 23:06:49 jmcneill Exp $ */
      2   1.1  jmcneill 
      3   1.1  jmcneill /*-
      4   1.1  jmcneill  * Copyright (c) 2017 Jared McNeill <jmcneill (at) invisible.ca>
      5   1.1  jmcneill  * All rights reserved.
      6   1.1  jmcneill  *
      7   1.1  jmcneill  * Redistribution and use in source and binary forms, with or without
      8   1.1  jmcneill  * modification, are permitted provided that the following conditions
      9   1.1  jmcneill  * are met:
     10   1.1  jmcneill  * 1. Redistributions of source code must retain the above copyright
     11   1.1  jmcneill  *    notice, this list of conditions and the following disclaimer.
     12   1.1  jmcneill  * 2. Redistributions in binary form must reproduce the above copyright
     13   1.1  jmcneill  *    notice, this list of conditions and the following disclaimer in the
     14   1.1  jmcneill  *    documentation and/or other materials provided with the distribution.
     15   1.1  jmcneill  *
     16   1.1  jmcneill  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17   1.1  jmcneill  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18   1.1  jmcneill  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19   1.1  jmcneill  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     20   1.1  jmcneill  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     21   1.1  jmcneill  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     22   1.1  jmcneill  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     23   1.1  jmcneill  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     24   1.1  jmcneill  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     25   1.1  jmcneill  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     26   1.1  jmcneill  * SUCH DAMAGE.
     27   1.1  jmcneill  */
     28   1.1  jmcneill 
     29   1.1  jmcneill #include <sys/cdefs.h>
     30   1.1  jmcneill 
     31  1.10  jmcneill __KERNEL_RCSID(1, "$NetBSD: sun50i_a64_ccu.c,v 1.10 2019/01/22 23:06:49 jmcneill Exp $");
     32   1.1  jmcneill 
     33   1.1  jmcneill #include <sys/param.h>
     34   1.1  jmcneill #include <sys/bus.h>
     35   1.1  jmcneill #include <sys/device.h>
     36   1.1  jmcneill #include <sys/systm.h>
     37   1.1  jmcneill 
     38   1.1  jmcneill #include <dev/fdt/fdtvar.h>
     39   1.1  jmcneill 
     40   1.1  jmcneill #include <arm/sunxi/sunxi_ccu.h>
     41   1.1  jmcneill #include <arm/sunxi/sun50i_a64_ccu.h>
     42   1.1  jmcneill 
     43   1.1  jmcneill #define	PLL_CPUX_CTRL_REG	0x000
     44   1.1  jmcneill #define	PLL_AUDIO_CTRL_REG	0x008
     45   1.1  jmcneill #define	PLL_PERIPH0_CTRL_REG	0x028
     46   1.1  jmcneill #define	PLL_PERIPH1_CTRL_REG	0x02c
     47  1.10  jmcneill #define	PLL_DE_CTRL_REG		0x048
     48   1.1  jmcneill #define	AHB1_APB1_CFG_REG	0x054
     49   1.1  jmcneill #define	APB2_CFG_REG		0x058
     50   1.1  jmcneill #define	AHB2_CFG_REG		0x05c
     51   1.1  jmcneill #define	BUS_CLK_GATING_REG0	0x060
     52   1.1  jmcneill #define	BUS_CLK_GATING_REG1	0x064
     53   1.1  jmcneill #define	BUS_CLK_GATING_REG2	0x068
     54   1.1  jmcneill #define	BUS_CLK_GATING_REG3	0x06c
     55   1.1  jmcneill #define	BUS_CLK_GATING_REG4	0x070
     56   1.4  jmcneill #define	THS_CLK_REG		0x074
     57   1.1  jmcneill #define	SDMMC0_CLK_REG		0x088
     58   1.1  jmcneill #define	SDMMC1_CLK_REG		0x08c
     59   1.1  jmcneill #define	SDMMC2_CLK_REG		0x090
     60   1.1  jmcneill #define	USBPHY_CFG_REG		0x0cc
     61   1.1  jmcneill #define	DRAM_CFG_REG		0x0f4
     62   1.1  jmcneill #define	MBUS_RST_REG		0x0fc
     63  1.10  jmcneill #define	DE_CLK_REG		0x104
     64   1.1  jmcneill #define	AC_DIG_CLK_REG		0x140
     65   1.1  jmcneill #define	BUS_SOFT_RST_REG0	0x2c0
     66   1.1  jmcneill #define	BUS_SOFT_RST_REG1	0x2c4
     67   1.1  jmcneill #define	BUS_SOFT_RST_REG2	0x2c8
     68   1.1  jmcneill #define	BUS_SOFT_RST_REG3	0x2d0
     69   1.1  jmcneill #define	BUS_SOFT_RST_REG4	0x2d8
     70   1.1  jmcneill 
     71   1.1  jmcneill static int sun50i_a64_ccu_match(device_t, cfdata_t, void *);
     72   1.1  jmcneill static void sun50i_a64_ccu_attach(device_t, device_t, void *);
     73   1.1  jmcneill 
     74   1.1  jmcneill static const char * const compatible[] = {
     75   1.1  jmcneill 	"allwinner,sun50i-a64-ccu",
     76   1.1  jmcneill 	NULL
     77   1.1  jmcneill };
     78   1.1  jmcneill 
     79   1.1  jmcneill CFATTACH_DECL_NEW(sunxi_a64_ccu, sizeof(struct sunxi_ccu_softc),
     80   1.1  jmcneill 	sun50i_a64_ccu_match, sun50i_a64_ccu_attach, NULL, NULL);
     81   1.1  jmcneill 
     82   1.1  jmcneill static struct sunxi_ccu_reset sun50i_a64_ccu_resets[] = {
     83   1.1  jmcneill 	SUNXI_CCU_RESET(A64_RST_USB_PHY0, USBPHY_CFG_REG, 0),
     84   1.1  jmcneill 	SUNXI_CCU_RESET(A64_RST_USB_PHY1, USBPHY_CFG_REG, 1),
     85   1.1  jmcneill 	SUNXI_CCU_RESET(A64_RST_USB_HSIC, USBPHY_CFG_REG, 2),
     86   1.1  jmcneill 
     87   1.1  jmcneill 	SUNXI_CCU_RESET(A64_RST_DRAM, DRAM_CFG_REG, 31),
     88   1.1  jmcneill 
     89   1.1  jmcneill 	SUNXI_CCU_RESET(A64_RST_MBUS, MBUS_RST_REG, 31),
     90   1.1  jmcneill 
     91   1.1  jmcneill 	SUNXI_CCU_RESET(A64_RST_BUS_MIPI_DSI, BUS_SOFT_RST_REG0, 1),
     92   1.1  jmcneill 	SUNXI_CCU_RESET(A64_RST_BUS_CE, BUS_SOFT_RST_REG0, 5),
     93   1.1  jmcneill 	SUNXI_CCU_RESET(A64_RST_BUS_DMA, BUS_SOFT_RST_REG0, 6),
     94   1.1  jmcneill 	SUNXI_CCU_RESET(A64_RST_BUS_MMC0, BUS_SOFT_RST_REG0, 8),
     95   1.1  jmcneill 	SUNXI_CCU_RESET(A64_RST_BUS_MMC1, BUS_SOFT_RST_REG0, 9),
     96   1.1  jmcneill 	SUNXI_CCU_RESET(A64_RST_BUS_MMC2, BUS_SOFT_RST_REG0, 10),
     97   1.1  jmcneill 	SUNXI_CCU_RESET(A64_RST_BUS_NAND, BUS_SOFT_RST_REG0, 13),
     98   1.1  jmcneill 	SUNXI_CCU_RESET(A64_RST_BUS_DRAM, BUS_SOFT_RST_REG0, 14),
     99   1.1  jmcneill 	SUNXI_CCU_RESET(A64_RST_BUS_EMAC, BUS_SOFT_RST_REG0, 17),
    100   1.1  jmcneill 	SUNXI_CCU_RESET(A64_RST_BUS_TS, BUS_SOFT_RST_REG0, 18),
    101   1.1  jmcneill 	SUNXI_CCU_RESET(A64_RST_BUS_HSTIMER, BUS_SOFT_RST_REG0, 19),
    102   1.1  jmcneill 	SUNXI_CCU_RESET(A64_RST_BUS_SPI0, BUS_SOFT_RST_REG0, 20),
    103   1.1  jmcneill 	SUNXI_CCU_RESET(A64_RST_BUS_SPI1, BUS_SOFT_RST_REG0, 21),
    104   1.1  jmcneill 	SUNXI_CCU_RESET(A64_RST_BUS_OTG, BUS_SOFT_RST_REG0, 23),
    105   1.1  jmcneill 	SUNXI_CCU_RESET(A64_RST_BUS_EHCI0, BUS_SOFT_RST_REG0, 24),
    106   1.1  jmcneill 	SUNXI_CCU_RESET(A64_RST_BUS_EHCI1, BUS_SOFT_RST_REG0, 25),
    107   1.2  jmcneill 	SUNXI_CCU_RESET(A64_RST_BUS_OHCI0, BUS_SOFT_RST_REG0, 28),
    108   1.2  jmcneill 	SUNXI_CCU_RESET(A64_RST_BUS_OHCI1, BUS_SOFT_RST_REG0, 29),
    109   1.1  jmcneill 
    110   1.1  jmcneill 	SUNXI_CCU_RESET(A64_RST_BUS_VE, BUS_SOFT_RST_REG1, 0),
    111   1.1  jmcneill 	SUNXI_CCU_RESET(A64_RST_BUS_TCON0, BUS_SOFT_RST_REG1, 3),
    112   1.1  jmcneill 	SUNXI_CCU_RESET(A64_RST_BUS_TCON1, BUS_SOFT_RST_REG1, 4),
    113   1.1  jmcneill 	SUNXI_CCU_RESET(A64_RST_BUS_DEINTERLACE, BUS_SOFT_RST_REG1, 5),
    114   1.1  jmcneill 	SUNXI_CCU_RESET(A64_RST_BUS_CSI, BUS_SOFT_RST_REG1, 8),
    115   1.1  jmcneill 	SUNXI_CCU_RESET(A64_RST_BUS_HDMI0, BUS_SOFT_RST_REG1, 10),
    116   1.1  jmcneill 	SUNXI_CCU_RESET(A64_RST_BUS_HDMI1, BUS_SOFT_RST_REG1, 11),
    117   1.1  jmcneill 	SUNXI_CCU_RESET(A64_RST_BUS_DE, BUS_SOFT_RST_REG1, 12),
    118   1.1  jmcneill 	SUNXI_CCU_RESET(A64_RST_BUS_GPU, BUS_SOFT_RST_REG1, 20),
    119   1.1  jmcneill 	SUNXI_CCU_RESET(A64_RST_BUS_MSGBOX, BUS_SOFT_RST_REG1, 21),
    120   1.1  jmcneill 	SUNXI_CCU_RESET(A64_RST_BUS_SPINLOCK, BUS_SOFT_RST_REG1, 22),
    121   1.1  jmcneill 	SUNXI_CCU_RESET(A64_RST_BUS_DBG, BUS_SOFT_RST_REG1, 31),
    122   1.1  jmcneill 
    123   1.1  jmcneill 	SUNXI_CCU_RESET(A64_RST_BUS_LVDS, BUS_SOFT_RST_REG2, 0),
    124   1.1  jmcneill 
    125   1.1  jmcneill 	SUNXI_CCU_RESET(A64_RST_BUS_CODEC, BUS_SOFT_RST_REG3, 0),
    126   1.1  jmcneill 	SUNXI_CCU_RESET(A64_RST_BUS_SPDIF, BUS_SOFT_RST_REG3, 1),
    127   1.1  jmcneill 	SUNXI_CCU_RESET(A64_RST_BUS_THS, BUS_SOFT_RST_REG3, 8),
    128   1.1  jmcneill 	SUNXI_CCU_RESET(A64_RST_BUS_I2S0, BUS_SOFT_RST_REG3, 12),
    129   1.1  jmcneill 	SUNXI_CCU_RESET(A64_RST_BUS_I2S1, BUS_SOFT_RST_REG3, 13),
    130   1.1  jmcneill 	SUNXI_CCU_RESET(A64_RST_BUS_I2S2, BUS_SOFT_RST_REG3, 14),
    131   1.1  jmcneill 
    132   1.1  jmcneill 	SUNXI_CCU_RESET(A64_RST_BUS_I2C0, BUS_SOFT_RST_REG4, 0),
    133   1.1  jmcneill 	SUNXI_CCU_RESET(A64_RST_BUS_I2C1, BUS_SOFT_RST_REG4, 1),
    134   1.1  jmcneill 	SUNXI_CCU_RESET(A64_RST_BUS_I2C2, BUS_SOFT_RST_REG4, 2),
    135   1.1  jmcneill 	SUNXI_CCU_RESET(A64_RST_BUS_SCR, BUS_SOFT_RST_REG4, 5),
    136   1.1  jmcneill 	SUNXI_CCU_RESET(A64_RST_BUS_UART0, BUS_SOFT_RST_REG4, 16),
    137   1.1  jmcneill 	SUNXI_CCU_RESET(A64_RST_BUS_UART1, BUS_SOFT_RST_REG4, 17),
    138   1.1  jmcneill 	SUNXI_CCU_RESET(A64_RST_BUS_UART2, BUS_SOFT_RST_REG4, 18),
    139   1.1  jmcneill 	SUNXI_CCU_RESET(A64_RST_BUS_UART3, BUS_SOFT_RST_REG4, 19),
    140   1.1  jmcneill };
    141   1.1  jmcneill 
    142   1.1  jmcneill static const char *ahb1_parents[] = { "losc", "hosc", "axi", "pll_periph0" };
    143   1.1  jmcneill static const char *ahb2_parents[] = { "ahb1", "pll_periph0" };
    144   1.1  jmcneill static const char *apb1_parents[] = { "ahb1" };
    145   1.1  jmcneill static const char *apb2_parents[] = { "losc", "hosc", "pll_periph0" };
    146   1.8  jmcneill static const char *mmc_parents[] = { "hosc", "pll_periph0_2x", "pll_periph1_2x" };
    147   1.4  jmcneill static const char *ths_parents[] = { "hosc", NULL, NULL, NULL };
    148  1.10  jmcneill static const char *de_parents[] = { "pll_periph0_2x", "pll_de" };
    149   1.1  jmcneill 
    150   1.7  jmcneill static const struct sunxi_ccu_nkmp_tbl sun50i_a64_cpux_table[] = {
    151   1.7  jmcneill 	{ 60000000, 9, 0, 0, 2 },
    152   1.7  jmcneill 	{ 66000000, 10, 0, 0, 2 },
    153   1.7  jmcneill 	{ 72000000, 11, 0, 0, 2 },
    154   1.7  jmcneill 	{ 78000000, 12, 0, 0, 2 },
    155   1.7  jmcneill 	{ 84000000, 13, 0, 0, 2 },
    156   1.7  jmcneill 	{ 90000000, 14, 0, 0, 2 },
    157   1.7  jmcneill 	{ 96000000, 15, 0, 0, 2 },
    158   1.7  jmcneill 	{ 102000000, 16, 0, 0, 2 },
    159   1.7  jmcneill 	{ 108000000, 17, 0, 0, 2 },
    160   1.7  jmcneill 	{ 114000000, 18, 0, 0, 2 },
    161   1.7  jmcneill 	{ 120000000, 9, 0, 0, 1 },
    162   1.7  jmcneill 	{ 132000000, 10, 0, 0, 1 },
    163   1.7  jmcneill 	{ 144000000, 11, 0, 0, 1 },
    164   1.7  jmcneill 	{ 156000000, 12, 0, 0, 1 },
    165   1.7  jmcneill 	{ 168000000, 13, 0, 0, 1 },
    166   1.7  jmcneill 	{ 180000000, 14, 0, 0, 1 },
    167   1.7  jmcneill 	{ 192000000, 15, 0, 0, 1 },
    168   1.7  jmcneill 	{ 204000000, 16, 0, 0, 1 },
    169   1.7  jmcneill 	{ 216000000, 17, 0, 0, 1 },
    170   1.7  jmcneill 	{ 228000000, 18, 0, 0, 1 },
    171   1.7  jmcneill 	{ 240000000, 9, 0, 0, 0 },
    172   1.7  jmcneill 	{ 264000000, 10, 0, 0, 0 },
    173   1.7  jmcneill 	{ 288000000, 11, 0, 0, 0 },
    174   1.7  jmcneill 	{ 312000000, 12, 0, 0, 0 },
    175   1.7  jmcneill 	{ 336000000, 13, 0, 0, 0 },
    176   1.7  jmcneill 	{ 360000000, 14, 0, 0, 0 },
    177   1.7  jmcneill 	{ 384000000, 15, 0, 0, 0 },
    178   1.7  jmcneill 	{ 408000000, 16, 0, 0, 0 },
    179   1.7  jmcneill 	{ 432000000, 17, 0, 0, 0 },
    180   1.7  jmcneill 	{ 456000000, 18, 0, 0, 0 },
    181   1.7  jmcneill 	{ 480000000, 19, 0, 0, 0 },
    182   1.7  jmcneill 	{ 504000000, 20, 0, 0, 0 },
    183   1.7  jmcneill 	{ 528000000, 21, 0, 0, 0 },
    184   1.7  jmcneill 	{ 552000000, 22, 0, 0, 0 },
    185   1.7  jmcneill 	{ 576000000, 23, 0, 0, 0 },
    186   1.7  jmcneill 	{ 600000000, 24, 0, 0, 0 },
    187   1.7  jmcneill 	{ 624000000, 25, 0, 0, 0 },
    188   1.7  jmcneill 	{ 648000000, 26, 0, 0, 0 },
    189   1.7  jmcneill 	{ 672000000, 27, 0, 0, 0 },
    190   1.7  jmcneill 	{ 696000000, 28, 0, 0, 0 },
    191   1.7  jmcneill 	{ 720000000, 29, 0, 0, 0 },
    192   1.7  jmcneill 	{ 768000000, 15, 1, 0, 0 },
    193   1.7  jmcneill 	{ 792000000, 10, 2, 0, 0 },
    194   1.7  jmcneill 	{ 816000000, 16, 1, 0, 0 },
    195   1.7  jmcneill 	{ 864000000, 17, 1, 0, 0 },
    196   1.7  jmcneill 	{ 912000000, 18, 1, 0, 0 },
    197   1.7  jmcneill 	{ 936000000, 12, 2, 0, 0 },
    198   1.7  jmcneill 	{ 960000000, 19, 1, 0, 0 },
    199   1.7  jmcneill 	{ 1008000000, 20, 1, 0, 0 },
    200   1.7  jmcneill 	{ 1056000000, 21, 1, 0, 0 },
    201   1.7  jmcneill 	{ 1080000000, 14, 2, 0, 0 },
    202   1.7  jmcneill 	{ 1104000000, 22, 1, 0, 0 },
    203   1.7  jmcneill 	{ 1152000000, 23, 1, 0, 0 },
    204   1.7  jmcneill 	{ 1200000000, 24, 1, 0, 0 },
    205   1.7  jmcneill 	{ 1224000000, 16, 2, 0, 0 },
    206   1.7  jmcneill 	{ 1248000000, 25, 1, 0, 0 },
    207   1.7  jmcneill 	{ 1296000000, 26, 1, 0, 0 },
    208   1.7  jmcneill 	{ 1344000000, 27, 1, 0, 0 },
    209   1.7  jmcneill 	{ 1368000000, 18, 2, 0, 0 },
    210   1.7  jmcneill 	{ 1440000000, 19, 2, 0, 0 },
    211   1.7  jmcneill 	{ 1512000000, 20, 2, 0, 0 },
    212   1.7  jmcneill 	{ 1536000000, 15, 3, 0, 0 },
    213   1.7  jmcneill 	{ 1584000000, 21, 2, 0, 0 },
    214   1.7  jmcneill 	{ 1632000000, 16, 3, 0, 0 },
    215   1.7  jmcneill 	{ 1656000000, 22, 2, 0, 0 },
    216   1.7  jmcneill 	{ 1728000000, 23, 2, 0, 0 },
    217   1.7  jmcneill 	{ 1800000000, 24, 2, 0, 0 },
    218   1.7  jmcneill 	{ 1872000000, 25, 2, 0, 0 },
    219   1.7  jmcneill 	{ 0 }
    220   1.7  jmcneill };
    221   1.7  jmcneill 
    222   1.5  jmcneill static const struct sunxi_ccu_nkmp_tbl sun50i_a64_ac_dig_table[] = {
    223   1.5  jmcneill 	{ 24576000, 0x55, 0, 0x14, 0x3 },
    224   1.5  jmcneill 	{ 0 }
    225   1.5  jmcneill };
    226   1.5  jmcneill 
    227   1.1  jmcneill static struct sunxi_ccu_clk sun50i_a64_ccu_clks[] = {
    228   1.7  jmcneill 	SUNXI_CCU_NKMP_TABLE(A64_CLK_PLL_CPUX, "pll_cpux", "hosc",
    229   1.7  jmcneill 	    PLL_CPUX_CTRL_REG,		/* reg */
    230   1.7  jmcneill 	    __BITS(12,8),		/* n */
    231   1.7  jmcneill 	    __BITS(5,4),		/* k */
    232   1.7  jmcneill 	    __BITS(1,0),		/* m */
    233   1.7  jmcneill 	    __BITS(17,16),		/* p */
    234   1.7  jmcneill 	    __BIT(31),			/* enable */
    235   1.7  jmcneill 	    __BIT(28),			/* lock */
    236   1.7  jmcneill 	    sun50i_a64_cpux_table,	/* table */
    237   1.7  jmcneill 	    SUNXI_CCU_NKMP_SCALE_CLOCK | SUNXI_CCU_NKMP_FACTOR_P_POW2),
    238   1.7  jmcneill 
    239   1.1  jmcneill 	SUNXI_CCU_NKMP(A64_CLK_PLL_PERIPH0, "pll_periph0", "hosc",
    240   1.1  jmcneill 	    PLL_PERIPH0_CTRL_REG,	/* reg */
    241   1.1  jmcneill 	    __BITS(12,8),		/* n */
    242   1.1  jmcneill 	    __BITS(5,4), 		/* k */
    243   1.1  jmcneill 	    0,				/* m */
    244   1.1  jmcneill 	    __BITS(17,16),		/* p */
    245   1.1  jmcneill 	    __BIT(31),			/* enable */
    246   1.1  jmcneill 	    SUNXI_CCU_NKMP_DIVIDE_BY_TWO),
    247   1.8  jmcneill 	SUNXI_CCU_FIXED_FACTOR(A64_CLK_PLL_PERIPH0_2X, "pll_periph0_2x", "pll_periph0", 1, 2),
    248   1.1  jmcneill 
    249   1.5  jmcneill 	SUNXI_CCU_NKMP_TABLE(A64_CLK_PLL_AUDIO_BASE, "pll_audio_base", "hosc",
    250   1.5  jmcneill 	    PLL_AUDIO_CTRL_REG,		/* reg */
    251   1.5  jmcneill 	    __BITS(14,8),		/* n */
    252   1.5  jmcneill 	    0,				/* k */
    253   1.5  jmcneill 	    __BITS(4,0),		/* m */
    254   1.5  jmcneill 	    __BITS(19,16),		/* p */
    255   1.5  jmcneill 	    __BIT(31),			/* enable */
    256   1.5  jmcneill 	    __BIT(28),			/* lock */
    257   1.5  jmcneill 	    sun50i_a64_ac_dig_table,	/* table */
    258   1.5  jmcneill 	    0),
    259   1.5  jmcneill 
    260   1.5  jmcneill 	SUNXI_CCU_FIXED_FACTOR(A64_CLK_PLL_AUDIO, "pll_audio", "pll_audio_base", 1, 1),
    261   1.5  jmcneill 	SUNXI_CCU_FIXED_FACTOR(A64_CLK_PLL_AUDIO_2X, "pll_audio_2x", "pll_audio_base", 1, 2),
    262   1.5  jmcneill 	SUNXI_CCU_FIXED_FACTOR(A64_CLK_PLL_AUDIO_4X, "pll_audio_4x", "pll_audio_base", 1, 4),
    263   1.5  jmcneill 	SUNXI_CCU_FIXED_FACTOR(A64_CLK_PLL_AUDIO_8X, "pll_audio_8x", "pll_audio_base", 1, 8),
    264   1.5  jmcneill 
    265  1.10  jmcneill 	SUNXI_CCU_FRACTIONAL(A64_CLK_PLL_DE, "pll_de", "hosc",
    266  1.10  jmcneill 	    DE_CLK_REG,			/* reg */
    267  1.10  jmcneill 	    __BITS(14,8),		/* m */
    268  1.10  jmcneill 	    16,				/* m_min */
    269  1.10  jmcneill 	    50,				/* m_max */
    270  1.10  jmcneill 	    __BIT(24),			/* div_en */
    271  1.10  jmcneill 	    __BIT(25),			/* frac_sel */
    272  1.10  jmcneill 	    270000000, 297000000,	/* frac values */
    273  1.10  jmcneill 	    __BITS(3,0),		/* prediv */
    274  1.10  jmcneill 	    2,				/* prediv_val */
    275  1.10  jmcneill 	    __BIT(31),			/* enable */
    276  1.10  jmcneill 	    SUNXI_CCU_FRACTIONAL_PLUSONE),
    277  1.10  jmcneill 
    278   1.1  jmcneill 	SUNXI_CCU_PREDIV(A64_CLK_AHB1, "ahb1", ahb1_parents,
    279   1.1  jmcneill 	    AHB1_APB1_CFG_REG,	/* reg */
    280   1.1  jmcneill 	    __BITS(7,6),	/* prediv */
    281   1.1  jmcneill 	    __BIT(3),		/* prediv_sel */
    282   1.1  jmcneill 	    __BITS(5,4),	/* div */
    283   1.1  jmcneill 	    __BITS(13,12),	/* sel */
    284   1.1  jmcneill 	    SUNXI_CCU_PREDIV_POWER_OF_TWO),
    285   1.1  jmcneill 
    286   1.1  jmcneill 	SUNXI_CCU_PREDIV(A64_CLK_AHB2, "ahb2", ahb2_parents,
    287   1.1  jmcneill 	    AHB2_CFG_REG,	/* reg */
    288   1.1  jmcneill 	    0,			/* prediv */
    289   1.1  jmcneill 	    __BIT(1),		/* prediv_sel */
    290   1.1  jmcneill 	    0,			/* div */
    291   1.1  jmcneill 	    __BITS(1,0),	/* sel */
    292   1.1  jmcneill 	    SUNXI_CCU_PREDIV_DIVIDE_BY_TWO),
    293   1.1  jmcneill 
    294   1.1  jmcneill 	SUNXI_CCU_DIV(A64_CLK_APB1, "apb1", apb1_parents,
    295   1.1  jmcneill 	    AHB1_APB1_CFG_REG,	/* reg */
    296   1.1  jmcneill 	    __BITS(9,8),	/* div */
    297   1.1  jmcneill 	    0,			/* sel */
    298   1.1  jmcneill 	    SUNXI_CCU_DIV_POWER_OF_TWO|SUNXI_CCU_DIV_ZERO_IS_ONE),
    299   1.1  jmcneill 
    300   1.1  jmcneill 	SUNXI_CCU_NM(A64_CLK_APB2, "apb2", apb2_parents,
    301   1.1  jmcneill 	    APB2_CFG_REG,	/* reg */
    302   1.1  jmcneill 	    __BITS(17,16),	/* n */
    303   1.1  jmcneill 	    __BITS(4,0),	/* m */
    304   1.1  jmcneill 	    __BITS(25,24),	/* sel */
    305   1.1  jmcneill 	    0,			/* enable */
    306   1.1  jmcneill 	    SUNXI_CCU_NM_POWER_OF_TWO),
    307   1.1  jmcneill 
    308   1.8  jmcneill 	SUNXI_CCU_NM(A64_CLK_MMC0, "mmc0", mmc_parents,
    309   1.8  jmcneill 	    SDMMC0_CLK_REG,	/* reg */
    310   1.8  jmcneill 	    __BITS(17,16),	/* n */
    311   1.8  jmcneill 	    __BITS(3,0),	/* m */
    312   1.8  jmcneill 	    __BITS(25,24),	/* sel */
    313   1.8  jmcneill 	    __BIT(31),		/* enable */
    314   1.9  jmcneill 	    SUNXI_CCU_NM_POWER_OF_TWO|SUNXI_CCU_NM_ROUND_DOWN|SUNXI_CCU_NM_DIVIDE_BY_TWO),
    315   1.8  jmcneill 	SUNXI_CCU_NM(A64_CLK_MMC1, "mmc1", mmc_parents,
    316   1.8  jmcneill 	    SDMMC1_CLK_REG,	/* reg */
    317   1.8  jmcneill 	    __BITS(17,16),	/* n */
    318   1.8  jmcneill 	    __BITS(3,0),	/* m */
    319   1.8  jmcneill 	    __BITS(25,24),	/* sel */
    320   1.8  jmcneill 	    __BIT(31),		/* enable */
    321   1.9  jmcneill 	    SUNXI_CCU_NM_POWER_OF_TWO|SUNXI_CCU_NM_ROUND_DOWN|SUNXI_CCU_NM_DIVIDE_BY_TWO),
    322   1.8  jmcneill 	SUNXI_CCU_NM(A64_CLK_MMC2, "mmc2", mmc_parents,
    323   1.8  jmcneill 	    SDMMC2_CLK_REG,	/* reg */
    324   1.8  jmcneill 	    __BITS(17,16),	/* n */
    325   1.8  jmcneill 	    __BITS(3,0),	/* m */
    326   1.8  jmcneill 	    __BITS(25,24),	/* sel */
    327   1.8  jmcneill 	    __BIT(31),		/* enable */
    328   1.9  jmcneill 	    SUNXI_CCU_NM_POWER_OF_TWO|SUNXI_CCU_NM_ROUND_DOWN|SUNXI_CCU_NM_DIVIDE_BY_TWO),
    329   1.1  jmcneill 
    330   1.4  jmcneill 	SUNXI_CCU_DIV_GATE(A64_CLK_THS, "ths", ths_parents,
    331   1.4  jmcneill 	    THS_CLK_REG,	/* reg */
    332   1.4  jmcneill 	    __BITS(1,0),	/* div */
    333   1.4  jmcneill 	    __BITS(25,24),	/* sel */
    334   1.4  jmcneill 	    __BIT(31),		/* enable */
    335   1.4  jmcneill 	    SUNXI_CCU_DIV_TIMES_TWO),
    336   1.4  jmcneill 
    337  1.10  jmcneill 	SUNXI_CCU_DIV_GATE(A64_CLK_DE, "de", de_parents,
    338  1.10  jmcneill 	    DE_CLK_REG,		/* reg */
    339  1.10  jmcneill 	    __BITS(3,0),	/* div */
    340  1.10  jmcneill 	    __BITS(26,24),	/* sel */
    341  1.10  jmcneill 	    __BIT(31),		/* enable */
    342  1.10  jmcneill 	    0),
    343  1.10  jmcneill 
    344   1.5  jmcneill 	SUNXI_CCU_GATE(A64_CLK_AC_DIG, "ac-dig", "pll_audio",
    345   1.5  jmcneill 	    AC_DIG_CLK_REG, 31),
    346   1.5  jmcneill 	SUNXI_CCU_GATE(A64_CLK_AC_DIG_4X, "ac-dig-4x", "pll_audio_4x",
    347   1.5  jmcneill 	    AC_DIG_CLK_REG, 30),
    348   1.5  jmcneill 
    349   1.1  jmcneill 	SUNXI_CCU_GATE(A64_CLK_BUS_MIPI_DSI, "bus-mipi-dsi", "ahb1",
    350   1.1  jmcneill 	    BUS_CLK_GATING_REG0, 1),
    351   1.1  jmcneill 	SUNXI_CCU_GATE(A64_CLK_BUS_CE, "bus-ce", "ahb1",
    352   1.1  jmcneill 	    BUS_CLK_GATING_REG0, 5),
    353   1.1  jmcneill 	SUNXI_CCU_GATE(A64_CLK_BUS_DMA, "bus-dma", "ahb1",
    354   1.1  jmcneill 	    BUS_CLK_GATING_REG0, 6),
    355   1.1  jmcneill 	SUNXI_CCU_GATE(A64_CLK_BUS_MMC0, "bus-mmc0", "ahb1",
    356   1.1  jmcneill 	    BUS_CLK_GATING_REG0, 8),
    357   1.1  jmcneill 	SUNXI_CCU_GATE(A64_CLK_BUS_MMC1, "bus-mmc1", "ahb1",
    358   1.1  jmcneill 	    BUS_CLK_GATING_REG0, 9),
    359   1.1  jmcneill 	SUNXI_CCU_GATE(A64_CLK_BUS_MMC2, "bus-mmc2", "ahb1",
    360   1.1  jmcneill 	    BUS_CLK_GATING_REG0, 10),
    361   1.1  jmcneill 	SUNXI_CCU_GATE(A64_CLK_BUS_NAND, "bus-nand", "ahb1",
    362   1.1  jmcneill 	    BUS_CLK_GATING_REG0, 13),
    363   1.1  jmcneill 	SUNXI_CCU_GATE(A64_CLK_BUS_DRAM, "bus-dram", "ahb1",
    364   1.1  jmcneill 	    BUS_CLK_GATING_REG0, 14),
    365   1.1  jmcneill 	SUNXI_CCU_GATE(A64_CLK_BUS_EMAC, "bus-emac", "ahb2",
    366   1.1  jmcneill 	    BUS_CLK_GATING_REG0, 17),
    367   1.1  jmcneill 	SUNXI_CCU_GATE(A64_CLK_BUS_TS, "bus-ts", "ahb1",
    368   1.1  jmcneill 	    BUS_CLK_GATING_REG0, 18),
    369   1.1  jmcneill 	SUNXI_CCU_GATE(A64_CLK_BUS_HSTIMER, "bus-hstimer", "ahb1",
    370   1.1  jmcneill 	    BUS_CLK_GATING_REG0, 19),
    371   1.1  jmcneill 	SUNXI_CCU_GATE(A64_CLK_BUS_SPI0, "bus-spi0", "ahb1",
    372   1.1  jmcneill 	    BUS_CLK_GATING_REG0, 20),
    373   1.1  jmcneill 	SUNXI_CCU_GATE(A64_CLK_BUS_SPI1, "bus-spi1", "ahb1",
    374   1.1  jmcneill 	    BUS_CLK_GATING_REG0, 21),
    375   1.1  jmcneill 	SUNXI_CCU_GATE(A64_CLK_BUS_OTG, "bus-otg", "ahb1",
    376   1.1  jmcneill 	    BUS_CLK_GATING_REG0, 23),
    377   1.1  jmcneill 	SUNXI_CCU_GATE(A64_CLK_BUS_EHCI0, "bus-ehci0", "ahb1",
    378   1.1  jmcneill 	    BUS_CLK_GATING_REG0, 24),
    379   1.1  jmcneill 	SUNXI_CCU_GATE(A64_CLK_BUS_EHCI1, "bus-ehci1", "ahb2",
    380   1.1  jmcneill 	    BUS_CLK_GATING_REG0, 25),
    381   1.1  jmcneill 	SUNXI_CCU_GATE(A64_CLK_BUS_OHCI0, "bus-ohci0", "ahb1",
    382   1.2  jmcneill 	    BUS_CLK_GATING_REG0, 28),
    383   1.1  jmcneill 	SUNXI_CCU_GATE(A64_CLK_BUS_OHCI1, "bus-ohci1", "ahb2",
    384   1.2  jmcneill 	    BUS_CLK_GATING_REG0, 29),
    385   1.1  jmcneill 
    386   1.1  jmcneill 	SUNXI_CCU_GATE(A64_CLK_BUS_VE, "bus-ve", "ahb1",
    387   1.1  jmcneill 	    BUS_CLK_GATING_REG1, 0),
    388   1.1  jmcneill 	SUNXI_CCU_GATE(A64_CLK_BUS_TCON0, "bus-tcon0", "ahb1",
    389   1.1  jmcneill 	    BUS_CLK_GATING_REG1, 3),
    390   1.1  jmcneill 	SUNXI_CCU_GATE(A64_CLK_BUS_TCON1, "bus-tcon1", "ahb1",
    391   1.1  jmcneill 	    BUS_CLK_GATING_REG1, 4),
    392   1.1  jmcneill 	SUNXI_CCU_GATE(A64_CLK_BUS_DEINTERLACE, "bus-deinterlace", "ahb1",
    393   1.1  jmcneill 	    BUS_CLK_GATING_REG1, 5),
    394   1.1  jmcneill 	SUNXI_CCU_GATE(A64_CLK_BUS_CSI, "bus-csi", "ahb1",
    395   1.1  jmcneill 	    BUS_CLK_GATING_REG1, 8),
    396   1.1  jmcneill 	SUNXI_CCU_GATE(A64_CLK_BUS_HDMI, "bus-hdmi", "ahb1",
    397   1.1  jmcneill 	    BUS_CLK_GATING_REG1, 10),
    398   1.1  jmcneill 	SUNXI_CCU_GATE(A64_CLK_BUS_DE, "bus-de", "ahb1",
    399   1.1  jmcneill 	    BUS_CLK_GATING_REG1, 12),
    400   1.1  jmcneill 	SUNXI_CCU_GATE(A64_CLK_BUS_GPU, "bus-gpu", "ahb1",
    401   1.1  jmcneill 	    BUS_CLK_GATING_REG1, 20),
    402   1.1  jmcneill 	SUNXI_CCU_GATE(A64_CLK_BUS_MSGBOX, "bus-msgbox", "ahb1",
    403   1.1  jmcneill 	    BUS_CLK_GATING_REG1, 21),
    404   1.1  jmcneill 	SUNXI_CCU_GATE(A64_CLK_BUS_SPINLOCK, "bus-spinlock", "ahb1",
    405   1.1  jmcneill 	    BUS_CLK_GATING_REG1, 22),
    406   1.1  jmcneill 
    407   1.1  jmcneill 	SUNXI_CCU_GATE(A64_CLK_BUS_CODEC, "bus-codec", "apb1",
    408   1.6  jmcneill 	    BUS_CLK_GATING_REG2, 0),
    409   1.1  jmcneill 	SUNXI_CCU_GATE(A64_CLK_BUS_SPDIF, "bus-spdif", "apb1",
    410   1.6  jmcneill 	    BUS_CLK_GATING_REG2, 1),
    411   1.1  jmcneill 	SUNXI_CCU_GATE(A64_CLK_BUS_PIO, "bus-pio", "apb1",
    412   1.6  jmcneill 	    BUS_CLK_GATING_REG2, 5),
    413   1.6  jmcneill 	SUNXI_CCU_GATE(A64_CLK_BUS_THS, "bus-ths", "apb1",
    414   1.6  jmcneill 	    BUS_CLK_GATING_REG2, 8),
    415   1.1  jmcneill 	SUNXI_CCU_GATE(A64_CLK_BUS_I2S0, "bus-i2s0", "apb1",
    416   1.6  jmcneill 	    BUS_CLK_GATING_REG2, 12),
    417   1.1  jmcneill 	SUNXI_CCU_GATE(A64_CLK_BUS_I2S1, "bus-i2s1", "apb1",
    418   1.6  jmcneill 	    BUS_CLK_GATING_REG2, 13),
    419   1.1  jmcneill 	SUNXI_CCU_GATE(A64_CLK_BUS_I2S2, "bus-i2s2", "apb1",
    420   1.6  jmcneill 	    BUS_CLK_GATING_REG2, 14),
    421   1.1  jmcneill 
    422   1.1  jmcneill 	SUNXI_CCU_GATE(A64_CLK_BUS_I2C0, "bus-i2c0", "apb2",
    423   1.6  jmcneill 	    BUS_CLK_GATING_REG3, 0),
    424   1.1  jmcneill 	SUNXI_CCU_GATE(A64_CLK_BUS_I2C1, "bus-i2c1", "apb2",
    425   1.6  jmcneill 	    BUS_CLK_GATING_REG3, 1),
    426   1.1  jmcneill 	SUNXI_CCU_GATE(A64_CLK_BUS_I2C2, "bus-i2c2", "apb2",
    427   1.6  jmcneill 	    BUS_CLK_GATING_REG3, 2),
    428   1.1  jmcneill 	SUNXI_CCU_GATE(A64_CLK_BUS_SCR, "bus-scr", "apb2",
    429   1.6  jmcneill 	    BUS_CLK_GATING_REG3, 5),
    430   1.1  jmcneill 	SUNXI_CCU_GATE(A64_CLK_BUS_UART0, "bus-uart0", "apb2",
    431   1.6  jmcneill 	    BUS_CLK_GATING_REG3, 16),
    432   1.1  jmcneill 	SUNXI_CCU_GATE(A64_CLK_BUS_UART1, "bus-uart1", "apb2",
    433   1.6  jmcneill 	    BUS_CLK_GATING_REG3, 17),
    434   1.1  jmcneill 	SUNXI_CCU_GATE(A64_CLK_BUS_UART2, "bus-uart2", "apb2",
    435   1.6  jmcneill 	    BUS_CLK_GATING_REG3, 18),
    436   1.1  jmcneill 	SUNXI_CCU_GATE(A64_CLK_BUS_UART3, "bus-uart3", "apb2",
    437   1.6  jmcneill 	    BUS_CLK_GATING_REG3, 19),
    438   1.1  jmcneill 	SUNXI_CCU_GATE(A64_CLK_BUS_UART4, "bus-uart4", "apb2",
    439   1.6  jmcneill 	    BUS_CLK_GATING_REG3, 20),
    440   1.1  jmcneill 
    441   1.1  jmcneill 	SUNXI_CCU_GATE(A64_CLK_USB_PHY0, "usb-phy0", "hosc",
    442   1.1  jmcneill 	    USBPHY_CFG_REG, 8),
    443   1.1  jmcneill 	SUNXI_CCU_GATE(A64_CLK_USB_PHY1, "usb-phy1", "hosc",
    444   1.1  jmcneill 	    USBPHY_CFG_REG, 9),
    445   1.1  jmcneill 	SUNXI_CCU_GATE(A64_CLK_USB_HSIC, "usb-hsic", "hosc",
    446   1.1  jmcneill 	    USBPHY_CFG_REG, 10),
    447   1.1  jmcneill 	SUNXI_CCU_GATE(A64_CLK_USB_HSIC_12M, "usb-hsic-12m", "hosc",
    448   1.1  jmcneill 	    USBPHY_CFG_REG, 11),
    449   1.1  jmcneill 	SUNXI_CCU_GATE(A64_CLK_USB_OHCI0, "usb-ohci0", "hosc",
    450   1.1  jmcneill 	    USBPHY_CFG_REG, 16),
    451   1.1  jmcneill 	SUNXI_CCU_GATE(A64_CLK_USB_OHCI1, "usb-ohci1", "usb-ohci0",
    452   1.1  jmcneill 	    USBPHY_CFG_REG, 17),
    453   1.1  jmcneill };
    454   1.1  jmcneill 
    455   1.1  jmcneill static int
    456   1.1  jmcneill sun50i_a64_ccu_match(device_t parent, cfdata_t cf, void *aux)
    457   1.1  jmcneill {
    458   1.1  jmcneill 	struct fdt_attach_args * const faa = aux;
    459   1.1  jmcneill 
    460   1.1  jmcneill 	return of_match_compatible(faa->faa_phandle, compatible);
    461   1.1  jmcneill }
    462   1.1  jmcneill 
    463   1.1  jmcneill static void
    464   1.1  jmcneill sun50i_a64_ccu_attach(device_t parent, device_t self, void *aux)
    465   1.1  jmcneill {
    466   1.1  jmcneill 	struct sunxi_ccu_softc * const sc = device_private(self);
    467   1.1  jmcneill 	struct fdt_attach_args * const faa = aux;
    468   1.1  jmcneill 
    469   1.1  jmcneill 	sc->sc_dev = self;
    470   1.1  jmcneill 	sc->sc_phandle = faa->faa_phandle;
    471   1.1  jmcneill 	sc->sc_bst = faa->faa_bst;
    472   1.1  jmcneill 
    473   1.1  jmcneill 	sc->sc_resets = sun50i_a64_ccu_resets;
    474   1.1  jmcneill 	sc->sc_nresets = __arraycount(sun50i_a64_ccu_resets);
    475   1.1  jmcneill 
    476   1.1  jmcneill 	sc->sc_clks = sun50i_a64_ccu_clks;
    477   1.1  jmcneill 	sc->sc_nclks = __arraycount(sun50i_a64_ccu_clks);
    478   1.1  jmcneill 
    479   1.1  jmcneill 	if (sunxi_ccu_attach(sc) != 0)
    480   1.1  jmcneill 		return;
    481   1.1  jmcneill 
    482   1.1  jmcneill 	aprint_naive("\n");
    483   1.1  jmcneill 	aprint_normal(": A64 CCU\n");
    484   1.1  jmcneill 
    485   1.1  jmcneill 	sunxi_ccu_print(sc);
    486   1.1  jmcneill }
    487