sun50i_a64_ccu.c revision 1.13 1 1.13 jmcneill /* $NetBSD: sun50i_a64_ccu.c,v 1.13 2019/07/01 21:06:47 jmcneill Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2017 Jared McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill #include <sys/cdefs.h>
30 1.1 jmcneill
31 1.13 jmcneill __KERNEL_RCSID(1, "$NetBSD: sun50i_a64_ccu.c,v 1.13 2019/07/01 21:06:47 jmcneill Exp $");
32 1.1 jmcneill
33 1.1 jmcneill #include <sys/param.h>
34 1.1 jmcneill #include <sys/bus.h>
35 1.1 jmcneill #include <sys/device.h>
36 1.1 jmcneill #include <sys/systm.h>
37 1.1 jmcneill
38 1.1 jmcneill #include <dev/fdt/fdtvar.h>
39 1.1 jmcneill
40 1.1 jmcneill #include <arm/sunxi/sunxi_ccu.h>
41 1.1 jmcneill #include <arm/sunxi/sun50i_a64_ccu.h>
42 1.1 jmcneill
43 1.1 jmcneill #define PLL_CPUX_CTRL_REG 0x000
44 1.1 jmcneill #define PLL_AUDIO_CTRL_REG 0x008
45 1.11 jmcneill #define PLL_VIDEO0_CTRL_REG 0x010
46 1.1 jmcneill #define PLL_PERIPH0_CTRL_REG 0x028
47 1.1 jmcneill #define PLL_PERIPH1_CTRL_REG 0x02c
48 1.11 jmcneill #define PLL_VIDEO1_CTRL_REG 0x030
49 1.12 jmcneill #define PLL_GPU_CTRL_REG 0x038
50 1.10 jmcneill #define PLL_DE_CTRL_REG 0x048
51 1.1 jmcneill #define AHB1_APB1_CFG_REG 0x054
52 1.1 jmcneill #define APB2_CFG_REG 0x058
53 1.1 jmcneill #define AHB2_CFG_REG 0x05c
54 1.1 jmcneill #define BUS_CLK_GATING_REG0 0x060
55 1.1 jmcneill #define BUS_CLK_GATING_REG1 0x064
56 1.1 jmcneill #define BUS_CLK_GATING_REG2 0x068
57 1.1 jmcneill #define BUS_CLK_GATING_REG3 0x06c
58 1.1 jmcneill #define BUS_CLK_GATING_REG4 0x070
59 1.4 jmcneill #define THS_CLK_REG 0x074
60 1.1 jmcneill #define SDMMC0_CLK_REG 0x088
61 1.1 jmcneill #define SDMMC1_CLK_REG 0x08c
62 1.1 jmcneill #define SDMMC2_CLK_REG 0x090
63 1.1 jmcneill #define USBPHY_CFG_REG 0x0cc
64 1.1 jmcneill #define DRAM_CFG_REG 0x0f4
65 1.1 jmcneill #define MBUS_RST_REG 0x0fc
66 1.10 jmcneill #define DE_CLK_REG 0x104
67 1.11 jmcneill #define TCON1_CLK_REG 0x11c
68 1.1 jmcneill #define AC_DIG_CLK_REG 0x140
69 1.11 jmcneill #define HDMI_CLK_REG 0x150
70 1.11 jmcneill #define HDMI_SLOW_CLK_REG 0x154
71 1.12 jmcneill #define GPU_CLK_REG 0x1a0
72 1.1 jmcneill #define BUS_SOFT_RST_REG0 0x2c0
73 1.1 jmcneill #define BUS_SOFT_RST_REG1 0x2c4
74 1.1 jmcneill #define BUS_SOFT_RST_REG2 0x2c8
75 1.1 jmcneill #define BUS_SOFT_RST_REG3 0x2d0
76 1.1 jmcneill #define BUS_SOFT_RST_REG4 0x2d8
77 1.1 jmcneill
78 1.1 jmcneill static int sun50i_a64_ccu_match(device_t, cfdata_t, void *);
79 1.1 jmcneill static void sun50i_a64_ccu_attach(device_t, device_t, void *);
80 1.1 jmcneill
81 1.1 jmcneill static const char * const compatible[] = {
82 1.1 jmcneill "allwinner,sun50i-a64-ccu",
83 1.1 jmcneill NULL
84 1.1 jmcneill };
85 1.1 jmcneill
86 1.1 jmcneill CFATTACH_DECL_NEW(sunxi_a64_ccu, sizeof(struct sunxi_ccu_softc),
87 1.1 jmcneill sun50i_a64_ccu_match, sun50i_a64_ccu_attach, NULL, NULL);
88 1.1 jmcneill
89 1.1 jmcneill static struct sunxi_ccu_reset sun50i_a64_ccu_resets[] = {
90 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_USB_PHY0, USBPHY_CFG_REG, 0),
91 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_USB_PHY1, USBPHY_CFG_REG, 1),
92 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_USB_HSIC, USBPHY_CFG_REG, 2),
93 1.1 jmcneill
94 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_DRAM, DRAM_CFG_REG, 31),
95 1.1 jmcneill
96 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_MBUS, MBUS_RST_REG, 31),
97 1.1 jmcneill
98 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_MIPI_DSI, BUS_SOFT_RST_REG0, 1),
99 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_CE, BUS_SOFT_RST_REG0, 5),
100 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_DMA, BUS_SOFT_RST_REG0, 6),
101 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_MMC0, BUS_SOFT_RST_REG0, 8),
102 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_MMC1, BUS_SOFT_RST_REG0, 9),
103 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_MMC2, BUS_SOFT_RST_REG0, 10),
104 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_NAND, BUS_SOFT_RST_REG0, 13),
105 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_DRAM, BUS_SOFT_RST_REG0, 14),
106 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_EMAC, BUS_SOFT_RST_REG0, 17),
107 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_TS, BUS_SOFT_RST_REG0, 18),
108 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_HSTIMER, BUS_SOFT_RST_REG0, 19),
109 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_SPI0, BUS_SOFT_RST_REG0, 20),
110 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_SPI1, BUS_SOFT_RST_REG0, 21),
111 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_OTG, BUS_SOFT_RST_REG0, 23),
112 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_EHCI0, BUS_SOFT_RST_REG0, 24),
113 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_EHCI1, BUS_SOFT_RST_REG0, 25),
114 1.2 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_OHCI0, BUS_SOFT_RST_REG0, 28),
115 1.2 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_OHCI1, BUS_SOFT_RST_REG0, 29),
116 1.1 jmcneill
117 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_VE, BUS_SOFT_RST_REG1, 0),
118 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_TCON0, BUS_SOFT_RST_REG1, 3),
119 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_TCON1, BUS_SOFT_RST_REG1, 4),
120 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_DEINTERLACE, BUS_SOFT_RST_REG1, 5),
121 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_CSI, BUS_SOFT_RST_REG1, 8),
122 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_HDMI0, BUS_SOFT_RST_REG1, 10),
123 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_HDMI1, BUS_SOFT_RST_REG1, 11),
124 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_DE, BUS_SOFT_RST_REG1, 12),
125 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_GPU, BUS_SOFT_RST_REG1, 20),
126 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_MSGBOX, BUS_SOFT_RST_REG1, 21),
127 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_SPINLOCK, BUS_SOFT_RST_REG1, 22),
128 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_DBG, BUS_SOFT_RST_REG1, 31),
129 1.1 jmcneill
130 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_LVDS, BUS_SOFT_RST_REG2, 0),
131 1.1 jmcneill
132 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_CODEC, BUS_SOFT_RST_REG3, 0),
133 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_SPDIF, BUS_SOFT_RST_REG3, 1),
134 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_THS, BUS_SOFT_RST_REG3, 8),
135 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_I2S0, BUS_SOFT_RST_REG3, 12),
136 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_I2S1, BUS_SOFT_RST_REG3, 13),
137 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_I2S2, BUS_SOFT_RST_REG3, 14),
138 1.1 jmcneill
139 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_I2C0, BUS_SOFT_RST_REG4, 0),
140 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_I2C1, BUS_SOFT_RST_REG4, 1),
141 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_I2C2, BUS_SOFT_RST_REG4, 2),
142 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_SCR, BUS_SOFT_RST_REG4, 5),
143 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_UART0, BUS_SOFT_RST_REG4, 16),
144 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_UART1, BUS_SOFT_RST_REG4, 17),
145 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_UART2, BUS_SOFT_RST_REG4, 18),
146 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_UART3, BUS_SOFT_RST_REG4, 19),
147 1.1 jmcneill };
148 1.1 jmcneill
149 1.1 jmcneill static const char *ahb1_parents[] = { "losc", "hosc", "axi", "pll_periph0" };
150 1.1 jmcneill static const char *ahb2_parents[] = { "ahb1", "pll_periph0" };
151 1.1 jmcneill static const char *apb1_parents[] = { "ahb1" };
152 1.1 jmcneill static const char *apb2_parents[] = { "losc", "hosc", "pll_periph0" };
153 1.8 jmcneill static const char *mmc_parents[] = { "hosc", "pll_periph0_2x", "pll_periph1_2x" };
154 1.4 jmcneill static const char *ths_parents[] = { "hosc", NULL, NULL, NULL };
155 1.10 jmcneill static const char *de_parents[] = { "pll_periph0_2x", "pll_de" };
156 1.11 jmcneill static const char *hdmi_parents[] = { "pll_video0", "pll_video1" };
157 1.11 jmcneill static const char *tcon1_parents[] = { "pll_video0", NULL, "pll_video1", NULL };
158 1.13 jmcneill static const char *gpu_parents[] = { "pll_gpu" };
159 1.1 jmcneill
160 1.7 jmcneill static const struct sunxi_ccu_nkmp_tbl sun50i_a64_cpux_table[] = {
161 1.7 jmcneill { 60000000, 9, 0, 0, 2 },
162 1.7 jmcneill { 66000000, 10, 0, 0, 2 },
163 1.7 jmcneill { 72000000, 11, 0, 0, 2 },
164 1.7 jmcneill { 78000000, 12, 0, 0, 2 },
165 1.7 jmcneill { 84000000, 13, 0, 0, 2 },
166 1.7 jmcneill { 90000000, 14, 0, 0, 2 },
167 1.7 jmcneill { 96000000, 15, 0, 0, 2 },
168 1.7 jmcneill { 102000000, 16, 0, 0, 2 },
169 1.7 jmcneill { 108000000, 17, 0, 0, 2 },
170 1.7 jmcneill { 114000000, 18, 0, 0, 2 },
171 1.7 jmcneill { 120000000, 9, 0, 0, 1 },
172 1.7 jmcneill { 132000000, 10, 0, 0, 1 },
173 1.7 jmcneill { 144000000, 11, 0, 0, 1 },
174 1.7 jmcneill { 156000000, 12, 0, 0, 1 },
175 1.7 jmcneill { 168000000, 13, 0, 0, 1 },
176 1.7 jmcneill { 180000000, 14, 0, 0, 1 },
177 1.7 jmcneill { 192000000, 15, 0, 0, 1 },
178 1.7 jmcneill { 204000000, 16, 0, 0, 1 },
179 1.7 jmcneill { 216000000, 17, 0, 0, 1 },
180 1.7 jmcneill { 228000000, 18, 0, 0, 1 },
181 1.7 jmcneill { 240000000, 9, 0, 0, 0 },
182 1.7 jmcneill { 264000000, 10, 0, 0, 0 },
183 1.7 jmcneill { 288000000, 11, 0, 0, 0 },
184 1.7 jmcneill { 312000000, 12, 0, 0, 0 },
185 1.7 jmcneill { 336000000, 13, 0, 0, 0 },
186 1.7 jmcneill { 360000000, 14, 0, 0, 0 },
187 1.7 jmcneill { 384000000, 15, 0, 0, 0 },
188 1.7 jmcneill { 408000000, 16, 0, 0, 0 },
189 1.7 jmcneill { 432000000, 17, 0, 0, 0 },
190 1.7 jmcneill { 456000000, 18, 0, 0, 0 },
191 1.7 jmcneill { 480000000, 19, 0, 0, 0 },
192 1.7 jmcneill { 504000000, 20, 0, 0, 0 },
193 1.7 jmcneill { 528000000, 21, 0, 0, 0 },
194 1.7 jmcneill { 552000000, 22, 0, 0, 0 },
195 1.7 jmcneill { 576000000, 23, 0, 0, 0 },
196 1.7 jmcneill { 600000000, 24, 0, 0, 0 },
197 1.7 jmcneill { 624000000, 25, 0, 0, 0 },
198 1.7 jmcneill { 648000000, 26, 0, 0, 0 },
199 1.7 jmcneill { 672000000, 27, 0, 0, 0 },
200 1.7 jmcneill { 696000000, 28, 0, 0, 0 },
201 1.7 jmcneill { 720000000, 29, 0, 0, 0 },
202 1.7 jmcneill { 768000000, 15, 1, 0, 0 },
203 1.7 jmcneill { 792000000, 10, 2, 0, 0 },
204 1.7 jmcneill { 816000000, 16, 1, 0, 0 },
205 1.7 jmcneill { 864000000, 17, 1, 0, 0 },
206 1.7 jmcneill { 912000000, 18, 1, 0, 0 },
207 1.7 jmcneill { 936000000, 12, 2, 0, 0 },
208 1.7 jmcneill { 960000000, 19, 1, 0, 0 },
209 1.7 jmcneill { 1008000000, 20, 1, 0, 0 },
210 1.7 jmcneill { 1056000000, 21, 1, 0, 0 },
211 1.7 jmcneill { 1080000000, 14, 2, 0, 0 },
212 1.7 jmcneill { 1104000000, 22, 1, 0, 0 },
213 1.7 jmcneill { 1152000000, 23, 1, 0, 0 },
214 1.7 jmcneill { 1200000000, 24, 1, 0, 0 },
215 1.7 jmcneill { 1224000000, 16, 2, 0, 0 },
216 1.7 jmcneill { 1248000000, 25, 1, 0, 0 },
217 1.7 jmcneill { 1296000000, 26, 1, 0, 0 },
218 1.7 jmcneill { 1344000000, 27, 1, 0, 0 },
219 1.7 jmcneill { 1368000000, 18, 2, 0, 0 },
220 1.7 jmcneill { 1440000000, 19, 2, 0, 0 },
221 1.7 jmcneill { 1512000000, 20, 2, 0, 0 },
222 1.7 jmcneill { 1536000000, 15, 3, 0, 0 },
223 1.7 jmcneill { 1584000000, 21, 2, 0, 0 },
224 1.7 jmcneill { 1632000000, 16, 3, 0, 0 },
225 1.7 jmcneill { 1656000000, 22, 2, 0, 0 },
226 1.7 jmcneill { 1728000000, 23, 2, 0, 0 },
227 1.7 jmcneill { 1800000000, 24, 2, 0, 0 },
228 1.7 jmcneill { 1872000000, 25, 2, 0, 0 },
229 1.7 jmcneill { 0 }
230 1.7 jmcneill };
231 1.7 jmcneill
232 1.5 jmcneill static const struct sunxi_ccu_nkmp_tbl sun50i_a64_ac_dig_table[] = {
233 1.5 jmcneill { 24576000, 0x55, 0, 0x14, 0x3 },
234 1.5 jmcneill { 0 }
235 1.5 jmcneill };
236 1.5 jmcneill
237 1.1 jmcneill static struct sunxi_ccu_clk sun50i_a64_ccu_clks[] = {
238 1.7 jmcneill SUNXI_CCU_NKMP_TABLE(A64_CLK_PLL_CPUX, "pll_cpux", "hosc",
239 1.7 jmcneill PLL_CPUX_CTRL_REG, /* reg */
240 1.7 jmcneill __BITS(12,8), /* n */
241 1.7 jmcneill __BITS(5,4), /* k */
242 1.7 jmcneill __BITS(1,0), /* m */
243 1.7 jmcneill __BITS(17,16), /* p */
244 1.7 jmcneill __BIT(31), /* enable */
245 1.7 jmcneill __BIT(28), /* lock */
246 1.7 jmcneill sun50i_a64_cpux_table, /* table */
247 1.7 jmcneill SUNXI_CCU_NKMP_SCALE_CLOCK | SUNXI_CCU_NKMP_FACTOR_P_POW2),
248 1.7 jmcneill
249 1.1 jmcneill SUNXI_CCU_NKMP(A64_CLK_PLL_PERIPH0, "pll_periph0", "hosc",
250 1.1 jmcneill PLL_PERIPH0_CTRL_REG, /* reg */
251 1.1 jmcneill __BITS(12,8), /* n */
252 1.1 jmcneill __BITS(5,4), /* k */
253 1.1 jmcneill 0, /* m */
254 1.1 jmcneill __BITS(17,16), /* p */
255 1.1 jmcneill __BIT(31), /* enable */
256 1.1 jmcneill SUNXI_CCU_NKMP_DIVIDE_BY_TWO),
257 1.8 jmcneill SUNXI_CCU_FIXED_FACTOR(A64_CLK_PLL_PERIPH0_2X, "pll_periph0_2x", "pll_periph0", 1, 2),
258 1.1 jmcneill
259 1.5 jmcneill SUNXI_CCU_NKMP_TABLE(A64_CLK_PLL_AUDIO_BASE, "pll_audio_base", "hosc",
260 1.5 jmcneill PLL_AUDIO_CTRL_REG, /* reg */
261 1.5 jmcneill __BITS(14,8), /* n */
262 1.5 jmcneill 0, /* k */
263 1.5 jmcneill __BITS(4,0), /* m */
264 1.5 jmcneill __BITS(19,16), /* p */
265 1.5 jmcneill __BIT(31), /* enable */
266 1.5 jmcneill __BIT(28), /* lock */
267 1.5 jmcneill sun50i_a64_ac_dig_table, /* table */
268 1.5 jmcneill 0),
269 1.5 jmcneill
270 1.5 jmcneill SUNXI_CCU_FIXED_FACTOR(A64_CLK_PLL_AUDIO, "pll_audio", "pll_audio_base", 1, 1),
271 1.5 jmcneill SUNXI_CCU_FIXED_FACTOR(A64_CLK_PLL_AUDIO_2X, "pll_audio_2x", "pll_audio_base", 1, 2),
272 1.5 jmcneill SUNXI_CCU_FIXED_FACTOR(A64_CLK_PLL_AUDIO_4X, "pll_audio_4x", "pll_audio_base", 1, 4),
273 1.5 jmcneill SUNXI_CCU_FIXED_FACTOR(A64_CLK_PLL_AUDIO_8X, "pll_audio_8x", "pll_audio_base", 1, 8),
274 1.5 jmcneill
275 1.11 jmcneill SUNXI_CCU_FRACTIONAL(A64_CLK_PLL_VIDEO0, "pll_video0", "hosc",
276 1.11 jmcneill PLL_VIDEO0_CTRL_REG, /* reg */
277 1.11 jmcneill __BITS(14,8), /* m */
278 1.11 jmcneill 16, /* m_min */
279 1.11 jmcneill 50, /* m_max */
280 1.11 jmcneill __BIT(24), /* div_en */
281 1.11 jmcneill __BIT(25), /* frac_sel */
282 1.11 jmcneill 270000000, 297000000, /* frac values */
283 1.11 jmcneill __BITS(3,0), /* prediv */
284 1.11 jmcneill 4, /* prediv_val */
285 1.11 jmcneill __BIT(31), /* enable */
286 1.11 jmcneill SUNXI_CCU_FRACTIONAL_PLUSONE | SUNXI_CCU_FRACTIONAL_SET_ENABLE),
287 1.11 jmcneill
288 1.11 jmcneill SUNXI_CCU_FIXED_FACTOR(A64_CLK_PLL_VIDEO0_2X, "pll_video0_2x", "pll_video0", 1, 2),
289 1.11 jmcneill
290 1.11 jmcneill SUNXI_CCU_FRACTIONAL(A64_CLK_PLL_VIDEO1, "pll_video1", "hosc",
291 1.11 jmcneill PLL_VIDEO1_CTRL_REG, /* reg */
292 1.11 jmcneill __BITS(14,8), /* m */
293 1.11 jmcneill 16, /* m_min */
294 1.11 jmcneill 50, /* m_max */
295 1.11 jmcneill __BIT(24), /* div_en */
296 1.11 jmcneill __BIT(25), /* frac_sel */
297 1.11 jmcneill 270000000, 297000000, /* frac values */
298 1.11 jmcneill __BITS(3,0), /* prediv */
299 1.11 jmcneill 4, /* prediv_val */
300 1.11 jmcneill __BIT(31), /* enable */
301 1.11 jmcneill SUNXI_CCU_FRACTIONAL_PLUSONE | SUNXI_CCU_FRACTIONAL_SET_ENABLE),
302 1.11 jmcneill
303 1.10 jmcneill SUNXI_CCU_FRACTIONAL(A64_CLK_PLL_DE, "pll_de", "hosc",
304 1.11 jmcneill PLL_DE_CTRL_REG, /* reg */
305 1.10 jmcneill __BITS(14,8), /* m */
306 1.10 jmcneill 16, /* m_min */
307 1.10 jmcneill 50, /* m_max */
308 1.10 jmcneill __BIT(24), /* div_en */
309 1.10 jmcneill __BIT(25), /* frac_sel */
310 1.10 jmcneill 270000000, 297000000, /* frac values */
311 1.10 jmcneill __BITS(3,0), /* prediv */
312 1.10 jmcneill 2, /* prediv_val */
313 1.10 jmcneill __BIT(31), /* enable */
314 1.11 jmcneill SUNXI_CCU_FRACTIONAL_PLUSONE | SUNXI_CCU_FRACTIONAL_SET_ENABLE),
315 1.10 jmcneill
316 1.12 jmcneill SUNXI_CCU_FRACTIONAL(A64_CLK_PLL_GPU, "pll_gpu", "hosc",
317 1.12 jmcneill PLL_GPU_CTRL_REG, /* reg */
318 1.12 jmcneill __BITS(14,8), /* m */
319 1.12 jmcneill 1, /* m_min */
320 1.12 jmcneill 128, /* m_max */
321 1.12 jmcneill __BIT(24), /* div_en */
322 1.12 jmcneill __BIT(25), /* frac_sel */
323 1.12 jmcneill 270000000, 297000000, /* frac values */
324 1.12 jmcneill __BITS(3,0), /* prediv */
325 1.12 jmcneill 4, /* prediv_val */
326 1.12 jmcneill __BIT(31), /* enable */
327 1.12 jmcneill SUNXI_CCU_FRACTIONAL_PLUSONE | SUNXI_CCU_FRACTIONAL_SET_ENABLE),
328 1.12 jmcneill
329 1.1 jmcneill SUNXI_CCU_PREDIV(A64_CLK_AHB1, "ahb1", ahb1_parents,
330 1.1 jmcneill AHB1_APB1_CFG_REG, /* reg */
331 1.1 jmcneill __BITS(7,6), /* prediv */
332 1.1 jmcneill __BIT(3), /* prediv_sel */
333 1.1 jmcneill __BITS(5,4), /* div */
334 1.1 jmcneill __BITS(13,12), /* sel */
335 1.1 jmcneill SUNXI_CCU_PREDIV_POWER_OF_TWO),
336 1.1 jmcneill
337 1.1 jmcneill SUNXI_CCU_PREDIV(A64_CLK_AHB2, "ahb2", ahb2_parents,
338 1.1 jmcneill AHB2_CFG_REG, /* reg */
339 1.1 jmcneill 0, /* prediv */
340 1.1 jmcneill __BIT(1), /* prediv_sel */
341 1.1 jmcneill 0, /* div */
342 1.1 jmcneill __BITS(1,0), /* sel */
343 1.1 jmcneill SUNXI_CCU_PREDIV_DIVIDE_BY_TWO),
344 1.1 jmcneill
345 1.1 jmcneill SUNXI_CCU_DIV(A64_CLK_APB1, "apb1", apb1_parents,
346 1.1 jmcneill AHB1_APB1_CFG_REG, /* reg */
347 1.1 jmcneill __BITS(9,8), /* div */
348 1.1 jmcneill 0, /* sel */
349 1.1 jmcneill SUNXI_CCU_DIV_POWER_OF_TWO|SUNXI_CCU_DIV_ZERO_IS_ONE),
350 1.1 jmcneill
351 1.1 jmcneill SUNXI_CCU_NM(A64_CLK_APB2, "apb2", apb2_parents,
352 1.1 jmcneill APB2_CFG_REG, /* reg */
353 1.1 jmcneill __BITS(17,16), /* n */
354 1.1 jmcneill __BITS(4,0), /* m */
355 1.1 jmcneill __BITS(25,24), /* sel */
356 1.1 jmcneill 0, /* enable */
357 1.1 jmcneill SUNXI_CCU_NM_POWER_OF_TWO),
358 1.1 jmcneill
359 1.8 jmcneill SUNXI_CCU_NM(A64_CLK_MMC0, "mmc0", mmc_parents,
360 1.8 jmcneill SDMMC0_CLK_REG, /* reg */
361 1.8 jmcneill __BITS(17,16), /* n */
362 1.8 jmcneill __BITS(3,0), /* m */
363 1.8 jmcneill __BITS(25,24), /* sel */
364 1.8 jmcneill __BIT(31), /* enable */
365 1.9 jmcneill SUNXI_CCU_NM_POWER_OF_TWO|SUNXI_CCU_NM_ROUND_DOWN|SUNXI_CCU_NM_DIVIDE_BY_TWO),
366 1.8 jmcneill SUNXI_CCU_NM(A64_CLK_MMC1, "mmc1", mmc_parents,
367 1.8 jmcneill SDMMC1_CLK_REG, /* reg */
368 1.8 jmcneill __BITS(17,16), /* n */
369 1.8 jmcneill __BITS(3,0), /* m */
370 1.8 jmcneill __BITS(25,24), /* sel */
371 1.8 jmcneill __BIT(31), /* enable */
372 1.9 jmcneill SUNXI_CCU_NM_POWER_OF_TWO|SUNXI_CCU_NM_ROUND_DOWN|SUNXI_CCU_NM_DIVIDE_BY_TWO),
373 1.8 jmcneill SUNXI_CCU_NM(A64_CLK_MMC2, "mmc2", mmc_parents,
374 1.8 jmcneill SDMMC2_CLK_REG, /* reg */
375 1.8 jmcneill __BITS(17,16), /* n */
376 1.8 jmcneill __BITS(3,0), /* m */
377 1.8 jmcneill __BITS(25,24), /* sel */
378 1.8 jmcneill __BIT(31), /* enable */
379 1.9 jmcneill SUNXI_CCU_NM_POWER_OF_TWO|SUNXI_CCU_NM_ROUND_DOWN|SUNXI_CCU_NM_DIVIDE_BY_TWO),
380 1.1 jmcneill
381 1.4 jmcneill SUNXI_CCU_DIV_GATE(A64_CLK_THS, "ths", ths_parents,
382 1.4 jmcneill THS_CLK_REG, /* reg */
383 1.4 jmcneill __BITS(1,0), /* div */
384 1.4 jmcneill __BITS(25,24), /* sel */
385 1.4 jmcneill __BIT(31), /* enable */
386 1.4 jmcneill SUNXI_CCU_DIV_TIMES_TWO),
387 1.4 jmcneill
388 1.10 jmcneill SUNXI_CCU_DIV_GATE(A64_CLK_DE, "de", de_parents,
389 1.10 jmcneill DE_CLK_REG, /* reg */
390 1.10 jmcneill __BITS(3,0), /* div */
391 1.10 jmcneill __BITS(26,24), /* sel */
392 1.10 jmcneill __BIT(31), /* enable */
393 1.10 jmcneill 0),
394 1.10 jmcneill
395 1.5 jmcneill SUNXI_CCU_GATE(A64_CLK_AC_DIG, "ac-dig", "pll_audio",
396 1.5 jmcneill AC_DIG_CLK_REG, 31),
397 1.5 jmcneill SUNXI_CCU_GATE(A64_CLK_AC_DIG_4X, "ac-dig-4x", "pll_audio_4x",
398 1.5 jmcneill AC_DIG_CLK_REG, 30),
399 1.5 jmcneill
400 1.11 jmcneill SUNXI_CCU_DIV_GATE(A64_CLK_HDMI, "hdmi", hdmi_parents,
401 1.11 jmcneill HDMI_CLK_REG, /* reg */
402 1.11 jmcneill __BITS(3,0), /* div */
403 1.11 jmcneill __BITS(25,24), /* sel */
404 1.11 jmcneill __BIT(31), /* enable */
405 1.11 jmcneill 0),
406 1.11 jmcneill
407 1.11 jmcneill SUNXI_CCU_GATE(A64_CLK_HDMI_DDC, "hdmi-ddc", "hosc",
408 1.11 jmcneill HDMI_SLOW_CLK_REG, 31),
409 1.11 jmcneill
410 1.11 jmcneill SUNXI_CCU_DIV_GATE(A64_CLK_TCON1, "tcon1", tcon1_parents,
411 1.11 jmcneill TCON1_CLK_REG, /* reg */
412 1.11 jmcneill __BITS(3,0), /* div */
413 1.11 jmcneill __BITS(25,24), /* sel */
414 1.11 jmcneill __BIT(31), /* enable */
415 1.11 jmcneill 0),
416 1.11 jmcneill
417 1.12 jmcneill SUNXI_CCU_DIV_GATE(A64_CLK_GPU, "gpu", gpu_parents,
418 1.12 jmcneill GPU_CLK_REG, /* reg */
419 1.12 jmcneill __BITS(2,0), /* div */
420 1.12 jmcneill 0, /* sel */
421 1.12 jmcneill __BIT(31), /* enable */
422 1.12 jmcneill 0),
423 1.12 jmcneill
424 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_MIPI_DSI, "bus-mipi-dsi", "ahb1",
425 1.1 jmcneill BUS_CLK_GATING_REG0, 1),
426 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_CE, "bus-ce", "ahb1",
427 1.1 jmcneill BUS_CLK_GATING_REG0, 5),
428 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_DMA, "bus-dma", "ahb1",
429 1.1 jmcneill BUS_CLK_GATING_REG0, 6),
430 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_MMC0, "bus-mmc0", "ahb1",
431 1.1 jmcneill BUS_CLK_GATING_REG0, 8),
432 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_MMC1, "bus-mmc1", "ahb1",
433 1.1 jmcneill BUS_CLK_GATING_REG0, 9),
434 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_MMC2, "bus-mmc2", "ahb1",
435 1.1 jmcneill BUS_CLK_GATING_REG0, 10),
436 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_NAND, "bus-nand", "ahb1",
437 1.1 jmcneill BUS_CLK_GATING_REG0, 13),
438 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_DRAM, "bus-dram", "ahb1",
439 1.1 jmcneill BUS_CLK_GATING_REG0, 14),
440 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_EMAC, "bus-emac", "ahb2",
441 1.1 jmcneill BUS_CLK_GATING_REG0, 17),
442 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_TS, "bus-ts", "ahb1",
443 1.1 jmcneill BUS_CLK_GATING_REG0, 18),
444 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_HSTIMER, "bus-hstimer", "ahb1",
445 1.1 jmcneill BUS_CLK_GATING_REG0, 19),
446 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_SPI0, "bus-spi0", "ahb1",
447 1.1 jmcneill BUS_CLK_GATING_REG0, 20),
448 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_SPI1, "bus-spi1", "ahb1",
449 1.1 jmcneill BUS_CLK_GATING_REG0, 21),
450 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_OTG, "bus-otg", "ahb1",
451 1.1 jmcneill BUS_CLK_GATING_REG0, 23),
452 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_EHCI0, "bus-ehci0", "ahb1",
453 1.1 jmcneill BUS_CLK_GATING_REG0, 24),
454 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_EHCI1, "bus-ehci1", "ahb2",
455 1.1 jmcneill BUS_CLK_GATING_REG0, 25),
456 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_OHCI0, "bus-ohci0", "ahb1",
457 1.2 jmcneill BUS_CLK_GATING_REG0, 28),
458 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_OHCI1, "bus-ohci1", "ahb2",
459 1.2 jmcneill BUS_CLK_GATING_REG0, 29),
460 1.1 jmcneill
461 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_VE, "bus-ve", "ahb1",
462 1.1 jmcneill BUS_CLK_GATING_REG1, 0),
463 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_TCON0, "bus-tcon0", "ahb1",
464 1.1 jmcneill BUS_CLK_GATING_REG1, 3),
465 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_TCON1, "bus-tcon1", "ahb1",
466 1.1 jmcneill BUS_CLK_GATING_REG1, 4),
467 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_DEINTERLACE, "bus-deinterlace", "ahb1",
468 1.1 jmcneill BUS_CLK_GATING_REG1, 5),
469 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_CSI, "bus-csi", "ahb1",
470 1.1 jmcneill BUS_CLK_GATING_REG1, 8),
471 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_HDMI, "bus-hdmi", "ahb1",
472 1.1 jmcneill BUS_CLK_GATING_REG1, 10),
473 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_DE, "bus-de", "ahb1",
474 1.1 jmcneill BUS_CLK_GATING_REG1, 12),
475 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_GPU, "bus-gpu", "ahb1",
476 1.1 jmcneill BUS_CLK_GATING_REG1, 20),
477 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_MSGBOX, "bus-msgbox", "ahb1",
478 1.1 jmcneill BUS_CLK_GATING_REG1, 21),
479 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_SPINLOCK, "bus-spinlock", "ahb1",
480 1.1 jmcneill BUS_CLK_GATING_REG1, 22),
481 1.1 jmcneill
482 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_CODEC, "bus-codec", "apb1",
483 1.6 jmcneill BUS_CLK_GATING_REG2, 0),
484 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_SPDIF, "bus-spdif", "apb1",
485 1.6 jmcneill BUS_CLK_GATING_REG2, 1),
486 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_PIO, "bus-pio", "apb1",
487 1.6 jmcneill BUS_CLK_GATING_REG2, 5),
488 1.6 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_THS, "bus-ths", "apb1",
489 1.6 jmcneill BUS_CLK_GATING_REG2, 8),
490 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_I2S0, "bus-i2s0", "apb1",
491 1.6 jmcneill BUS_CLK_GATING_REG2, 12),
492 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_I2S1, "bus-i2s1", "apb1",
493 1.6 jmcneill BUS_CLK_GATING_REG2, 13),
494 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_I2S2, "bus-i2s2", "apb1",
495 1.6 jmcneill BUS_CLK_GATING_REG2, 14),
496 1.1 jmcneill
497 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_I2C0, "bus-i2c0", "apb2",
498 1.6 jmcneill BUS_CLK_GATING_REG3, 0),
499 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_I2C1, "bus-i2c1", "apb2",
500 1.6 jmcneill BUS_CLK_GATING_REG3, 1),
501 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_I2C2, "bus-i2c2", "apb2",
502 1.6 jmcneill BUS_CLK_GATING_REG3, 2),
503 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_SCR, "bus-scr", "apb2",
504 1.6 jmcneill BUS_CLK_GATING_REG3, 5),
505 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_UART0, "bus-uart0", "apb2",
506 1.6 jmcneill BUS_CLK_GATING_REG3, 16),
507 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_UART1, "bus-uart1", "apb2",
508 1.6 jmcneill BUS_CLK_GATING_REG3, 17),
509 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_UART2, "bus-uart2", "apb2",
510 1.6 jmcneill BUS_CLK_GATING_REG3, 18),
511 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_UART3, "bus-uart3", "apb2",
512 1.6 jmcneill BUS_CLK_GATING_REG3, 19),
513 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_UART4, "bus-uart4", "apb2",
514 1.6 jmcneill BUS_CLK_GATING_REG3, 20),
515 1.1 jmcneill
516 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_USB_PHY0, "usb-phy0", "hosc",
517 1.1 jmcneill USBPHY_CFG_REG, 8),
518 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_USB_PHY1, "usb-phy1", "hosc",
519 1.1 jmcneill USBPHY_CFG_REG, 9),
520 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_USB_HSIC, "usb-hsic", "hosc",
521 1.1 jmcneill USBPHY_CFG_REG, 10),
522 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_USB_HSIC_12M, "usb-hsic-12m", "hosc",
523 1.1 jmcneill USBPHY_CFG_REG, 11),
524 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_USB_OHCI0, "usb-ohci0", "hosc",
525 1.1 jmcneill USBPHY_CFG_REG, 16),
526 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_USB_OHCI1, "usb-ohci1", "usb-ohci0",
527 1.1 jmcneill USBPHY_CFG_REG, 17),
528 1.1 jmcneill };
529 1.1 jmcneill
530 1.1 jmcneill static int
531 1.1 jmcneill sun50i_a64_ccu_match(device_t parent, cfdata_t cf, void *aux)
532 1.1 jmcneill {
533 1.1 jmcneill struct fdt_attach_args * const faa = aux;
534 1.1 jmcneill
535 1.1 jmcneill return of_match_compatible(faa->faa_phandle, compatible);
536 1.1 jmcneill }
537 1.1 jmcneill
538 1.1 jmcneill static void
539 1.1 jmcneill sun50i_a64_ccu_attach(device_t parent, device_t self, void *aux)
540 1.1 jmcneill {
541 1.1 jmcneill struct sunxi_ccu_softc * const sc = device_private(self);
542 1.1 jmcneill struct fdt_attach_args * const faa = aux;
543 1.1 jmcneill
544 1.1 jmcneill sc->sc_dev = self;
545 1.1 jmcneill sc->sc_phandle = faa->faa_phandle;
546 1.1 jmcneill sc->sc_bst = faa->faa_bst;
547 1.1 jmcneill
548 1.1 jmcneill sc->sc_resets = sun50i_a64_ccu_resets;
549 1.1 jmcneill sc->sc_nresets = __arraycount(sun50i_a64_ccu_resets);
550 1.1 jmcneill
551 1.1 jmcneill sc->sc_clks = sun50i_a64_ccu_clks;
552 1.1 jmcneill sc->sc_nclks = __arraycount(sun50i_a64_ccu_clks);
553 1.1 jmcneill
554 1.1 jmcneill if (sunxi_ccu_attach(sc) != 0)
555 1.1 jmcneill return;
556 1.1 jmcneill
557 1.1 jmcneill aprint_naive("\n");
558 1.1 jmcneill aprint_normal(": A64 CCU\n");
559 1.1 jmcneill
560 1.11 jmcneill /* Set DE parent to PLL_DE */
561 1.11 jmcneill clk_set_parent(&sc->sc_clks[A64_CLK_DE].base, &sc->sc_clks[A64_CLK_PLL_DE].base);
562 1.11 jmcneill clk_set_rate(&sc->sc_clks[A64_CLK_PLL_DE].base, 420000000);
563 1.11 jmcneill
564 1.1 jmcneill sunxi_ccu_print(sc);
565 1.1 jmcneill }
566