sun50i_a64_ccu.c revision 1.18 1 1.18 jmcneill /* $NetBSD: sun50i_a64_ccu.c,v 1.18 2019/11/23 18:57:36 jmcneill Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2017 Jared McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill #include <sys/cdefs.h>
30 1.1 jmcneill
31 1.18 jmcneill __KERNEL_RCSID(1, "$NetBSD: sun50i_a64_ccu.c,v 1.18 2019/11/23 18:57:36 jmcneill Exp $");
32 1.1 jmcneill
33 1.1 jmcneill #include <sys/param.h>
34 1.1 jmcneill #include <sys/bus.h>
35 1.1 jmcneill #include <sys/device.h>
36 1.1 jmcneill #include <sys/systm.h>
37 1.1 jmcneill
38 1.1 jmcneill #include <dev/fdt/fdtvar.h>
39 1.1 jmcneill
40 1.1 jmcneill #include <arm/sunxi/sunxi_ccu.h>
41 1.1 jmcneill #include <arm/sunxi/sun50i_a64_ccu.h>
42 1.1 jmcneill
43 1.1 jmcneill #define PLL_CPUX_CTRL_REG 0x000
44 1.1 jmcneill #define PLL_AUDIO_CTRL_REG 0x008
45 1.11 jmcneill #define PLL_VIDEO0_CTRL_REG 0x010
46 1.1 jmcneill #define PLL_PERIPH0_CTRL_REG 0x028
47 1.1 jmcneill #define PLL_PERIPH1_CTRL_REG 0x02c
48 1.11 jmcneill #define PLL_VIDEO1_CTRL_REG 0x030
49 1.12 jmcneill #define PLL_GPU_CTRL_REG 0x038
50 1.10 jmcneill #define PLL_DE_CTRL_REG 0x048
51 1.1 jmcneill #define AHB1_APB1_CFG_REG 0x054
52 1.1 jmcneill #define APB2_CFG_REG 0x058
53 1.1 jmcneill #define AHB2_CFG_REG 0x05c
54 1.1 jmcneill #define BUS_CLK_GATING_REG0 0x060
55 1.1 jmcneill #define BUS_CLK_GATING_REG1 0x064
56 1.1 jmcneill #define BUS_CLK_GATING_REG2 0x068
57 1.1 jmcneill #define BUS_CLK_GATING_REG3 0x06c
58 1.1 jmcneill #define BUS_CLK_GATING_REG4 0x070
59 1.4 jmcneill #define THS_CLK_REG 0x074
60 1.1 jmcneill #define SDMMC0_CLK_REG 0x088
61 1.1 jmcneill #define SDMMC1_CLK_REG 0x08c
62 1.1 jmcneill #define SDMMC2_CLK_REG 0x090
63 1.15 jmcneill #define SPI0_CLK_REG 0x0a0
64 1.15 jmcneill #define SPI1_CLK_REG 0x0a4
65 1.14 jmcneill #define I2SPCM0_CLK_REG 0x0b0
66 1.14 jmcneill #define I2SPCM1_CLK_REG 0x0b4
67 1.14 jmcneill #define I2SPCM2_CLK_REG 0x0b8
68 1.1 jmcneill #define USBPHY_CFG_REG 0x0cc
69 1.1 jmcneill #define DRAM_CFG_REG 0x0f4
70 1.1 jmcneill #define MBUS_RST_REG 0x0fc
71 1.10 jmcneill #define DE_CLK_REG 0x104
72 1.17 jmcneill #define TCON0_CLK_REG 0x118
73 1.11 jmcneill #define TCON1_CLK_REG 0x11c
74 1.1 jmcneill #define AC_DIG_CLK_REG 0x140
75 1.11 jmcneill #define HDMI_CLK_REG 0x150
76 1.11 jmcneill #define HDMI_SLOW_CLK_REG 0x154
77 1.12 jmcneill #define GPU_CLK_REG 0x1a0
78 1.1 jmcneill #define BUS_SOFT_RST_REG0 0x2c0
79 1.1 jmcneill #define BUS_SOFT_RST_REG1 0x2c4
80 1.1 jmcneill #define BUS_SOFT_RST_REG2 0x2c8
81 1.1 jmcneill #define BUS_SOFT_RST_REG3 0x2d0
82 1.1 jmcneill #define BUS_SOFT_RST_REG4 0x2d8
83 1.1 jmcneill
84 1.1 jmcneill static int sun50i_a64_ccu_match(device_t, cfdata_t, void *);
85 1.1 jmcneill static void sun50i_a64_ccu_attach(device_t, device_t, void *);
86 1.1 jmcneill
87 1.1 jmcneill static const char * const compatible[] = {
88 1.1 jmcneill "allwinner,sun50i-a64-ccu",
89 1.1 jmcneill NULL
90 1.1 jmcneill };
91 1.1 jmcneill
92 1.1 jmcneill CFATTACH_DECL_NEW(sunxi_a64_ccu, sizeof(struct sunxi_ccu_softc),
93 1.1 jmcneill sun50i_a64_ccu_match, sun50i_a64_ccu_attach, NULL, NULL);
94 1.1 jmcneill
95 1.1 jmcneill static struct sunxi_ccu_reset sun50i_a64_ccu_resets[] = {
96 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_USB_PHY0, USBPHY_CFG_REG, 0),
97 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_USB_PHY1, USBPHY_CFG_REG, 1),
98 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_USB_HSIC, USBPHY_CFG_REG, 2),
99 1.1 jmcneill
100 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_DRAM, DRAM_CFG_REG, 31),
101 1.1 jmcneill
102 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_MBUS, MBUS_RST_REG, 31),
103 1.1 jmcneill
104 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_MIPI_DSI, BUS_SOFT_RST_REG0, 1),
105 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_CE, BUS_SOFT_RST_REG0, 5),
106 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_DMA, BUS_SOFT_RST_REG0, 6),
107 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_MMC0, BUS_SOFT_RST_REG0, 8),
108 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_MMC1, BUS_SOFT_RST_REG0, 9),
109 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_MMC2, BUS_SOFT_RST_REG0, 10),
110 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_NAND, BUS_SOFT_RST_REG0, 13),
111 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_DRAM, BUS_SOFT_RST_REG0, 14),
112 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_EMAC, BUS_SOFT_RST_REG0, 17),
113 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_TS, BUS_SOFT_RST_REG0, 18),
114 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_HSTIMER, BUS_SOFT_RST_REG0, 19),
115 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_SPI0, BUS_SOFT_RST_REG0, 20),
116 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_SPI1, BUS_SOFT_RST_REG0, 21),
117 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_OTG, BUS_SOFT_RST_REG0, 23),
118 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_EHCI0, BUS_SOFT_RST_REG0, 24),
119 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_EHCI1, BUS_SOFT_RST_REG0, 25),
120 1.2 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_OHCI0, BUS_SOFT_RST_REG0, 28),
121 1.2 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_OHCI1, BUS_SOFT_RST_REG0, 29),
122 1.1 jmcneill
123 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_VE, BUS_SOFT_RST_REG1, 0),
124 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_TCON0, BUS_SOFT_RST_REG1, 3),
125 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_TCON1, BUS_SOFT_RST_REG1, 4),
126 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_DEINTERLACE, BUS_SOFT_RST_REG1, 5),
127 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_CSI, BUS_SOFT_RST_REG1, 8),
128 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_HDMI0, BUS_SOFT_RST_REG1, 10),
129 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_HDMI1, BUS_SOFT_RST_REG1, 11),
130 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_DE, BUS_SOFT_RST_REG1, 12),
131 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_GPU, BUS_SOFT_RST_REG1, 20),
132 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_MSGBOX, BUS_SOFT_RST_REG1, 21),
133 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_SPINLOCK, BUS_SOFT_RST_REG1, 22),
134 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_DBG, BUS_SOFT_RST_REG1, 31),
135 1.1 jmcneill
136 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_LVDS, BUS_SOFT_RST_REG2, 0),
137 1.1 jmcneill
138 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_CODEC, BUS_SOFT_RST_REG3, 0),
139 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_SPDIF, BUS_SOFT_RST_REG3, 1),
140 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_THS, BUS_SOFT_RST_REG3, 8),
141 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_I2S0, BUS_SOFT_RST_REG3, 12),
142 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_I2S1, BUS_SOFT_RST_REG3, 13),
143 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_I2S2, BUS_SOFT_RST_REG3, 14),
144 1.1 jmcneill
145 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_I2C0, BUS_SOFT_RST_REG4, 0),
146 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_I2C1, BUS_SOFT_RST_REG4, 1),
147 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_I2C2, BUS_SOFT_RST_REG4, 2),
148 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_SCR, BUS_SOFT_RST_REG4, 5),
149 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_UART0, BUS_SOFT_RST_REG4, 16),
150 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_UART1, BUS_SOFT_RST_REG4, 17),
151 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_UART2, BUS_SOFT_RST_REG4, 18),
152 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_UART3, BUS_SOFT_RST_REG4, 19),
153 1.1 jmcneill };
154 1.1 jmcneill
155 1.1 jmcneill static const char *ahb1_parents[] = { "losc", "hosc", "axi", "pll_periph0" };
156 1.1 jmcneill static const char *ahb2_parents[] = { "ahb1", "pll_periph0" };
157 1.1 jmcneill static const char *apb1_parents[] = { "ahb1" };
158 1.1 jmcneill static const char *apb2_parents[] = { "losc", "hosc", "pll_periph0" };
159 1.8 jmcneill static const char *mmc_parents[] = { "hosc", "pll_periph0_2x", "pll_periph1_2x" };
160 1.4 jmcneill static const char *ths_parents[] = { "hosc", NULL, NULL, NULL };
161 1.10 jmcneill static const char *de_parents[] = { "pll_periph0_2x", "pll_de" };
162 1.11 jmcneill static const char *hdmi_parents[] = { "pll_video0", "pll_video1" };
163 1.14 jmcneill static const char *i2s_parents[] = { "pll_audio_8x", "pll_audio_4x", "pll_audio_2x", "pll_audio" };
164 1.15 jmcneill static const char *spi_parents[] = { "hosc", "pll_periph0", "pll_periph1", NULL };
165 1.17 jmcneill static const char *tcon0_parents[] = { "pll_mipi", NULL, "pll_video0_2x", NULL };
166 1.11 jmcneill static const char *tcon1_parents[] = { "pll_video0", NULL, "pll_video1", NULL };
167 1.13 jmcneill static const char *gpu_parents[] = { "pll_gpu" };
168 1.1 jmcneill
169 1.7 jmcneill static const struct sunxi_ccu_nkmp_tbl sun50i_a64_cpux_table[] = {
170 1.7 jmcneill { 60000000, 9, 0, 0, 2 },
171 1.7 jmcneill { 66000000, 10, 0, 0, 2 },
172 1.7 jmcneill { 72000000, 11, 0, 0, 2 },
173 1.7 jmcneill { 78000000, 12, 0, 0, 2 },
174 1.7 jmcneill { 84000000, 13, 0, 0, 2 },
175 1.7 jmcneill { 90000000, 14, 0, 0, 2 },
176 1.7 jmcneill { 96000000, 15, 0, 0, 2 },
177 1.7 jmcneill { 102000000, 16, 0, 0, 2 },
178 1.7 jmcneill { 108000000, 17, 0, 0, 2 },
179 1.7 jmcneill { 114000000, 18, 0, 0, 2 },
180 1.7 jmcneill { 120000000, 9, 0, 0, 1 },
181 1.7 jmcneill { 132000000, 10, 0, 0, 1 },
182 1.7 jmcneill { 144000000, 11, 0, 0, 1 },
183 1.7 jmcneill { 156000000, 12, 0, 0, 1 },
184 1.7 jmcneill { 168000000, 13, 0, 0, 1 },
185 1.7 jmcneill { 180000000, 14, 0, 0, 1 },
186 1.7 jmcneill { 192000000, 15, 0, 0, 1 },
187 1.7 jmcneill { 204000000, 16, 0, 0, 1 },
188 1.7 jmcneill { 216000000, 17, 0, 0, 1 },
189 1.7 jmcneill { 228000000, 18, 0, 0, 1 },
190 1.7 jmcneill { 240000000, 9, 0, 0, 0 },
191 1.7 jmcneill { 264000000, 10, 0, 0, 0 },
192 1.7 jmcneill { 288000000, 11, 0, 0, 0 },
193 1.7 jmcneill { 312000000, 12, 0, 0, 0 },
194 1.7 jmcneill { 336000000, 13, 0, 0, 0 },
195 1.7 jmcneill { 360000000, 14, 0, 0, 0 },
196 1.7 jmcneill { 384000000, 15, 0, 0, 0 },
197 1.7 jmcneill { 408000000, 16, 0, 0, 0 },
198 1.7 jmcneill { 432000000, 17, 0, 0, 0 },
199 1.7 jmcneill { 456000000, 18, 0, 0, 0 },
200 1.7 jmcneill { 480000000, 19, 0, 0, 0 },
201 1.7 jmcneill { 504000000, 20, 0, 0, 0 },
202 1.7 jmcneill { 528000000, 21, 0, 0, 0 },
203 1.7 jmcneill { 552000000, 22, 0, 0, 0 },
204 1.7 jmcneill { 576000000, 23, 0, 0, 0 },
205 1.7 jmcneill { 600000000, 24, 0, 0, 0 },
206 1.7 jmcneill { 624000000, 25, 0, 0, 0 },
207 1.7 jmcneill { 648000000, 26, 0, 0, 0 },
208 1.7 jmcneill { 672000000, 27, 0, 0, 0 },
209 1.7 jmcneill { 696000000, 28, 0, 0, 0 },
210 1.7 jmcneill { 720000000, 29, 0, 0, 0 },
211 1.7 jmcneill { 768000000, 15, 1, 0, 0 },
212 1.7 jmcneill { 792000000, 10, 2, 0, 0 },
213 1.7 jmcneill { 816000000, 16, 1, 0, 0 },
214 1.7 jmcneill { 864000000, 17, 1, 0, 0 },
215 1.7 jmcneill { 912000000, 18, 1, 0, 0 },
216 1.7 jmcneill { 936000000, 12, 2, 0, 0 },
217 1.7 jmcneill { 960000000, 19, 1, 0, 0 },
218 1.7 jmcneill { 1008000000, 20, 1, 0, 0 },
219 1.7 jmcneill { 1056000000, 21, 1, 0, 0 },
220 1.7 jmcneill { 1080000000, 14, 2, 0, 0 },
221 1.7 jmcneill { 1104000000, 22, 1, 0, 0 },
222 1.7 jmcneill { 1152000000, 23, 1, 0, 0 },
223 1.7 jmcneill { 1200000000, 24, 1, 0, 0 },
224 1.7 jmcneill { 1224000000, 16, 2, 0, 0 },
225 1.7 jmcneill { 1248000000, 25, 1, 0, 0 },
226 1.7 jmcneill { 1296000000, 26, 1, 0, 0 },
227 1.7 jmcneill { 1344000000, 27, 1, 0, 0 },
228 1.7 jmcneill { 1368000000, 18, 2, 0, 0 },
229 1.7 jmcneill { 1440000000, 19, 2, 0, 0 },
230 1.7 jmcneill { 1512000000, 20, 2, 0, 0 },
231 1.7 jmcneill { 1536000000, 15, 3, 0, 0 },
232 1.7 jmcneill { 1584000000, 21, 2, 0, 0 },
233 1.7 jmcneill { 1632000000, 16, 3, 0, 0 },
234 1.7 jmcneill { 1656000000, 22, 2, 0, 0 },
235 1.7 jmcneill { 1728000000, 23, 2, 0, 0 },
236 1.7 jmcneill { 1800000000, 24, 2, 0, 0 },
237 1.7 jmcneill { 1872000000, 25, 2, 0, 0 },
238 1.7 jmcneill { 0 }
239 1.7 jmcneill };
240 1.7 jmcneill
241 1.5 jmcneill static const struct sunxi_ccu_nkmp_tbl sun50i_a64_ac_dig_table[] = {
242 1.5 jmcneill { 24576000, 0x55, 0, 0x14, 0x3 },
243 1.5 jmcneill { 0 }
244 1.5 jmcneill };
245 1.5 jmcneill
246 1.1 jmcneill static struct sunxi_ccu_clk sun50i_a64_ccu_clks[] = {
247 1.7 jmcneill SUNXI_CCU_NKMP_TABLE(A64_CLK_PLL_CPUX, "pll_cpux", "hosc",
248 1.7 jmcneill PLL_CPUX_CTRL_REG, /* reg */
249 1.7 jmcneill __BITS(12,8), /* n */
250 1.7 jmcneill __BITS(5,4), /* k */
251 1.7 jmcneill __BITS(1,0), /* m */
252 1.7 jmcneill __BITS(17,16), /* p */
253 1.7 jmcneill __BIT(31), /* enable */
254 1.7 jmcneill __BIT(28), /* lock */
255 1.7 jmcneill sun50i_a64_cpux_table, /* table */
256 1.7 jmcneill SUNXI_CCU_NKMP_SCALE_CLOCK | SUNXI_CCU_NKMP_FACTOR_P_POW2),
257 1.7 jmcneill
258 1.1 jmcneill SUNXI_CCU_NKMP(A64_CLK_PLL_PERIPH0, "pll_periph0", "hosc",
259 1.1 jmcneill PLL_PERIPH0_CTRL_REG, /* reg */
260 1.1 jmcneill __BITS(12,8), /* n */
261 1.1 jmcneill __BITS(5,4), /* k */
262 1.1 jmcneill 0, /* m */
263 1.1 jmcneill __BITS(17,16), /* p */
264 1.1 jmcneill __BIT(31), /* enable */
265 1.1 jmcneill SUNXI_CCU_NKMP_DIVIDE_BY_TWO),
266 1.8 jmcneill SUNXI_CCU_FIXED_FACTOR(A64_CLK_PLL_PERIPH0_2X, "pll_periph0_2x", "pll_periph0", 1, 2),
267 1.1 jmcneill
268 1.15 jmcneill SUNXI_CCU_NKMP(A64_CLK_PLL_PERIPH1, "pll_periph1", "hosc",
269 1.15 jmcneill PLL_PERIPH1_CTRL_REG, /* reg */
270 1.15 jmcneill __BITS(12,8), /* n */
271 1.15 jmcneill __BITS(5,4), /* k */
272 1.15 jmcneill 0, /* m */
273 1.15 jmcneill __BITS(17,16), /* p */
274 1.15 jmcneill __BIT(31), /* enable */
275 1.15 jmcneill SUNXI_CCU_NKMP_DIVIDE_BY_TWO),
276 1.15 jmcneill SUNXI_CCU_FIXED_FACTOR(A64_CLK_PLL_PERIPH1_2X, "pll_periph1_2x", "pll_periph1", 1, 2),
277 1.15 jmcneill
278 1.5 jmcneill SUNXI_CCU_NKMP_TABLE(A64_CLK_PLL_AUDIO_BASE, "pll_audio_base", "hosc",
279 1.5 jmcneill PLL_AUDIO_CTRL_REG, /* reg */
280 1.5 jmcneill __BITS(14,8), /* n */
281 1.5 jmcneill 0, /* k */
282 1.5 jmcneill __BITS(4,0), /* m */
283 1.5 jmcneill __BITS(19,16), /* p */
284 1.5 jmcneill __BIT(31), /* enable */
285 1.5 jmcneill __BIT(28), /* lock */
286 1.5 jmcneill sun50i_a64_ac_dig_table, /* table */
287 1.5 jmcneill 0),
288 1.5 jmcneill
289 1.5 jmcneill SUNXI_CCU_FIXED_FACTOR(A64_CLK_PLL_AUDIO, "pll_audio", "pll_audio_base", 1, 1),
290 1.5 jmcneill SUNXI_CCU_FIXED_FACTOR(A64_CLK_PLL_AUDIO_2X, "pll_audio_2x", "pll_audio_base", 1, 2),
291 1.5 jmcneill SUNXI_CCU_FIXED_FACTOR(A64_CLK_PLL_AUDIO_4X, "pll_audio_4x", "pll_audio_base", 1, 4),
292 1.5 jmcneill SUNXI_CCU_FIXED_FACTOR(A64_CLK_PLL_AUDIO_8X, "pll_audio_8x", "pll_audio_base", 1, 8),
293 1.5 jmcneill
294 1.11 jmcneill SUNXI_CCU_FRACTIONAL(A64_CLK_PLL_VIDEO0, "pll_video0", "hosc",
295 1.11 jmcneill PLL_VIDEO0_CTRL_REG, /* reg */
296 1.11 jmcneill __BITS(14,8), /* m */
297 1.11 jmcneill 16, /* m_min */
298 1.11 jmcneill 50, /* m_max */
299 1.11 jmcneill __BIT(24), /* div_en */
300 1.11 jmcneill __BIT(25), /* frac_sel */
301 1.11 jmcneill 270000000, 297000000, /* frac values */
302 1.11 jmcneill __BITS(3,0), /* prediv */
303 1.11 jmcneill 4, /* prediv_val */
304 1.11 jmcneill __BIT(31), /* enable */
305 1.11 jmcneill SUNXI_CCU_FRACTIONAL_PLUSONE | SUNXI_CCU_FRACTIONAL_SET_ENABLE),
306 1.11 jmcneill
307 1.11 jmcneill SUNXI_CCU_FIXED_FACTOR(A64_CLK_PLL_VIDEO0_2X, "pll_video0_2x", "pll_video0", 1, 2),
308 1.11 jmcneill
309 1.11 jmcneill SUNXI_CCU_FRACTIONAL(A64_CLK_PLL_VIDEO1, "pll_video1", "hosc",
310 1.11 jmcneill PLL_VIDEO1_CTRL_REG, /* reg */
311 1.11 jmcneill __BITS(14,8), /* m */
312 1.11 jmcneill 16, /* m_min */
313 1.11 jmcneill 50, /* m_max */
314 1.11 jmcneill __BIT(24), /* div_en */
315 1.11 jmcneill __BIT(25), /* frac_sel */
316 1.11 jmcneill 270000000, 297000000, /* frac values */
317 1.11 jmcneill __BITS(3,0), /* prediv */
318 1.11 jmcneill 4, /* prediv_val */
319 1.11 jmcneill __BIT(31), /* enable */
320 1.11 jmcneill SUNXI_CCU_FRACTIONAL_PLUSONE | SUNXI_CCU_FRACTIONAL_SET_ENABLE),
321 1.11 jmcneill
322 1.10 jmcneill SUNXI_CCU_FRACTIONAL(A64_CLK_PLL_DE, "pll_de", "hosc",
323 1.11 jmcneill PLL_DE_CTRL_REG, /* reg */
324 1.10 jmcneill __BITS(14,8), /* m */
325 1.10 jmcneill 16, /* m_min */
326 1.10 jmcneill 50, /* m_max */
327 1.10 jmcneill __BIT(24), /* div_en */
328 1.10 jmcneill __BIT(25), /* frac_sel */
329 1.10 jmcneill 270000000, 297000000, /* frac values */
330 1.10 jmcneill __BITS(3,0), /* prediv */
331 1.10 jmcneill 2, /* prediv_val */
332 1.10 jmcneill __BIT(31), /* enable */
333 1.11 jmcneill SUNXI_CCU_FRACTIONAL_PLUSONE | SUNXI_CCU_FRACTIONAL_SET_ENABLE),
334 1.10 jmcneill
335 1.12 jmcneill SUNXI_CCU_FRACTIONAL(A64_CLK_PLL_GPU, "pll_gpu", "hosc",
336 1.12 jmcneill PLL_GPU_CTRL_REG, /* reg */
337 1.12 jmcneill __BITS(14,8), /* m */
338 1.12 jmcneill 1, /* m_min */
339 1.12 jmcneill 128, /* m_max */
340 1.12 jmcneill __BIT(24), /* div_en */
341 1.12 jmcneill __BIT(25), /* frac_sel */
342 1.12 jmcneill 270000000, 297000000, /* frac values */
343 1.12 jmcneill __BITS(3,0), /* prediv */
344 1.12 jmcneill 4, /* prediv_val */
345 1.12 jmcneill __BIT(31), /* enable */
346 1.12 jmcneill SUNXI_CCU_FRACTIONAL_PLUSONE | SUNXI_CCU_FRACTIONAL_SET_ENABLE),
347 1.12 jmcneill
348 1.1 jmcneill SUNXI_CCU_PREDIV(A64_CLK_AHB1, "ahb1", ahb1_parents,
349 1.1 jmcneill AHB1_APB1_CFG_REG, /* reg */
350 1.1 jmcneill __BITS(7,6), /* prediv */
351 1.1 jmcneill __BIT(3), /* prediv_sel */
352 1.1 jmcneill __BITS(5,4), /* div */
353 1.1 jmcneill __BITS(13,12), /* sel */
354 1.1 jmcneill SUNXI_CCU_PREDIV_POWER_OF_TWO),
355 1.1 jmcneill
356 1.1 jmcneill SUNXI_CCU_PREDIV(A64_CLK_AHB2, "ahb2", ahb2_parents,
357 1.1 jmcneill AHB2_CFG_REG, /* reg */
358 1.1 jmcneill 0, /* prediv */
359 1.1 jmcneill __BIT(1), /* prediv_sel */
360 1.1 jmcneill 0, /* div */
361 1.1 jmcneill __BITS(1,0), /* sel */
362 1.1 jmcneill SUNXI_CCU_PREDIV_DIVIDE_BY_TWO),
363 1.1 jmcneill
364 1.1 jmcneill SUNXI_CCU_DIV(A64_CLK_APB1, "apb1", apb1_parents,
365 1.1 jmcneill AHB1_APB1_CFG_REG, /* reg */
366 1.1 jmcneill __BITS(9,8), /* div */
367 1.1 jmcneill 0, /* sel */
368 1.1 jmcneill SUNXI_CCU_DIV_POWER_OF_TWO|SUNXI_CCU_DIV_ZERO_IS_ONE),
369 1.1 jmcneill
370 1.1 jmcneill SUNXI_CCU_NM(A64_CLK_APB2, "apb2", apb2_parents,
371 1.1 jmcneill APB2_CFG_REG, /* reg */
372 1.1 jmcneill __BITS(17,16), /* n */
373 1.1 jmcneill __BITS(4,0), /* m */
374 1.1 jmcneill __BITS(25,24), /* sel */
375 1.1 jmcneill 0, /* enable */
376 1.1 jmcneill SUNXI_CCU_NM_POWER_OF_TWO),
377 1.1 jmcneill
378 1.8 jmcneill SUNXI_CCU_NM(A64_CLK_MMC0, "mmc0", mmc_parents,
379 1.8 jmcneill SDMMC0_CLK_REG, /* reg */
380 1.8 jmcneill __BITS(17,16), /* n */
381 1.8 jmcneill __BITS(3,0), /* m */
382 1.8 jmcneill __BITS(25,24), /* sel */
383 1.8 jmcneill __BIT(31), /* enable */
384 1.9 jmcneill SUNXI_CCU_NM_POWER_OF_TWO|SUNXI_CCU_NM_ROUND_DOWN|SUNXI_CCU_NM_DIVIDE_BY_TWO),
385 1.8 jmcneill SUNXI_CCU_NM(A64_CLK_MMC1, "mmc1", mmc_parents,
386 1.8 jmcneill SDMMC1_CLK_REG, /* reg */
387 1.8 jmcneill __BITS(17,16), /* n */
388 1.8 jmcneill __BITS(3,0), /* m */
389 1.8 jmcneill __BITS(25,24), /* sel */
390 1.8 jmcneill __BIT(31), /* enable */
391 1.9 jmcneill SUNXI_CCU_NM_POWER_OF_TWO|SUNXI_CCU_NM_ROUND_DOWN|SUNXI_CCU_NM_DIVIDE_BY_TWO),
392 1.8 jmcneill SUNXI_CCU_NM(A64_CLK_MMC2, "mmc2", mmc_parents,
393 1.8 jmcneill SDMMC2_CLK_REG, /* reg */
394 1.8 jmcneill __BITS(17,16), /* n */
395 1.8 jmcneill __BITS(3,0), /* m */
396 1.8 jmcneill __BITS(25,24), /* sel */
397 1.8 jmcneill __BIT(31), /* enable */
398 1.9 jmcneill SUNXI_CCU_NM_POWER_OF_TWO|SUNXI_CCU_NM_ROUND_DOWN|SUNXI_CCU_NM_DIVIDE_BY_TWO),
399 1.1 jmcneill
400 1.4 jmcneill SUNXI_CCU_DIV_GATE(A64_CLK_THS, "ths", ths_parents,
401 1.4 jmcneill THS_CLK_REG, /* reg */
402 1.4 jmcneill __BITS(1,0), /* div */
403 1.4 jmcneill __BITS(25,24), /* sel */
404 1.4 jmcneill __BIT(31), /* enable */
405 1.4 jmcneill SUNXI_CCU_DIV_TIMES_TWO),
406 1.4 jmcneill
407 1.10 jmcneill SUNXI_CCU_DIV_GATE(A64_CLK_DE, "de", de_parents,
408 1.10 jmcneill DE_CLK_REG, /* reg */
409 1.10 jmcneill __BITS(3,0), /* div */
410 1.10 jmcneill __BITS(26,24), /* sel */
411 1.10 jmcneill __BIT(31), /* enable */
412 1.10 jmcneill 0),
413 1.10 jmcneill
414 1.5 jmcneill SUNXI_CCU_GATE(A64_CLK_AC_DIG, "ac-dig", "pll_audio",
415 1.5 jmcneill AC_DIG_CLK_REG, 31),
416 1.5 jmcneill SUNXI_CCU_GATE(A64_CLK_AC_DIG_4X, "ac-dig-4x", "pll_audio_4x",
417 1.5 jmcneill AC_DIG_CLK_REG, 30),
418 1.5 jmcneill
419 1.11 jmcneill SUNXI_CCU_DIV_GATE(A64_CLK_HDMI, "hdmi", hdmi_parents,
420 1.11 jmcneill HDMI_CLK_REG, /* reg */
421 1.11 jmcneill __BITS(3,0), /* div */
422 1.11 jmcneill __BITS(25,24), /* sel */
423 1.11 jmcneill __BIT(31), /* enable */
424 1.11 jmcneill 0),
425 1.11 jmcneill
426 1.11 jmcneill SUNXI_CCU_GATE(A64_CLK_HDMI_DDC, "hdmi-ddc", "hosc",
427 1.11 jmcneill HDMI_SLOW_CLK_REG, 31),
428 1.11 jmcneill
429 1.14 jmcneill SUNXI_CCU_DIV_GATE(A64_CLK_I2S0, "i2s0", i2s_parents,
430 1.14 jmcneill I2SPCM0_CLK_REG, /* reg */
431 1.14 jmcneill 0, /* div */
432 1.14 jmcneill __BITS(17,16), /* sel */
433 1.14 jmcneill __BIT(31), /* enable */
434 1.14 jmcneill 0),
435 1.14 jmcneill SUNXI_CCU_DIV_GATE(A64_CLK_I2S1, "i2s1", i2s_parents,
436 1.14 jmcneill I2SPCM1_CLK_REG, /* reg */
437 1.14 jmcneill 0, /* div */
438 1.14 jmcneill __BITS(17,16), /* sel */
439 1.14 jmcneill __BIT(31), /* enable */
440 1.14 jmcneill 0),
441 1.14 jmcneill SUNXI_CCU_DIV_GATE(A64_CLK_I2S2, "i2s2", i2s_parents,
442 1.14 jmcneill I2SPCM2_CLK_REG, /* reg */
443 1.14 jmcneill 0, /* div */
444 1.14 jmcneill __BITS(17,16), /* sel */
445 1.14 jmcneill __BIT(31), /* enable */
446 1.14 jmcneill 0),
447 1.14 jmcneill
448 1.15 jmcneill SUNXI_CCU_NM(A64_CLK_SPI0, "spi0", spi_parents,
449 1.15 jmcneill SPI0_CLK_REG, /* reg */
450 1.15 jmcneill __BITS(17,16), /* n */
451 1.15 jmcneill __BITS(3,0), /* m */
452 1.15 jmcneill __BITS(25,24), /* sel */
453 1.15 jmcneill __BIT(31), /* enable */
454 1.15 jmcneill SUNXI_CCU_NM_POWER_OF_TWO|SUNXI_CCU_NM_ROUND_DOWN),
455 1.15 jmcneill
456 1.15 jmcneill SUNXI_CCU_NM(A64_CLK_SPI1, "spi1", spi_parents,
457 1.15 jmcneill SPI1_CLK_REG, /* reg */
458 1.15 jmcneill __BITS(17,16), /* n */
459 1.15 jmcneill __BITS(3,0), /* m */
460 1.15 jmcneill __BITS(25,24), /* sel */
461 1.15 jmcneill __BIT(31), /* enable */
462 1.15 jmcneill SUNXI_CCU_NM_POWER_OF_TWO|SUNXI_CCU_NM_ROUND_DOWN),
463 1.14 jmcneill
464 1.17 jmcneill SUNXI_CCU_DIV_GATE(A64_CLK_TCON0, "tcon0", tcon0_parents,
465 1.17 jmcneill TCON0_CLK_REG, /* reg */
466 1.17 jmcneill 0, /* div */
467 1.17 jmcneill __BITS(26,24), /* sel */
468 1.17 jmcneill __BIT(31), /* enable */
469 1.17 jmcneill 0),
470 1.17 jmcneill
471 1.11 jmcneill SUNXI_CCU_DIV_GATE(A64_CLK_TCON1, "tcon1", tcon1_parents,
472 1.11 jmcneill TCON1_CLK_REG, /* reg */
473 1.11 jmcneill __BITS(3,0), /* div */
474 1.11 jmcneill __BITS(25,24), /* sel */
475 1.11 jmcneill __BIT(31), /* enable */
476 1.11 jmcneill 0),
477 1.11 jmcneill
478 1.12 jmcneill SUNXI_CCU_DIV_GATE(A64_CLK_GPU, "gpu", gpu_parents,
479 1.12 jmcneill GPU_CLK_REG, /* reg */
480 1.12 jmcneill __BITS(2,0), /* div */
481 1.12 jmcneill 0, /* sel */
482 1.12 jmcneill __BIT(31), /* enable */
483 1.12 jmcneill 0),
484 1.12 jmcneill
485 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_MIPI_DSI, "bus-mipi-dsi", "ahb1",
486 1.1 jmcneill BUS_CLK_GATING_REG0, 1),
487 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_CE, "bus-ce", "ahb1",
488 1.1 jmcneill BUS_CLK_GATING_REG0, 5),
489 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_DMA, "bus-dma", "ahb1",
490 1.1 jmcneill BUS_CLK_GATING_REG0, 6),
491 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_MMC0, "bus-mmc0", "ahb1",
492 1.1 jmcneill BUS_CLK_GATING_REG0, 8),
493 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_MMC1, "bus-mmc1", "ahb1",
494 1.1 jmcneill BUS_CLK_GATING_REG0, 9),
495 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_MMC2, "bus-mmc2", "ahb1",
496 1.1 jmcneill BUS_CLK_GATING_REG0, 10),
497 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_NAND, "bus-nand", "ahb1",
498 1.1 jmcneill BUS_CLK_GATING_REG0, 13),
499 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_DRAM, "bus-dram", "ahb1",
500 1.1 jmcneill BUS_CLK_GATING_REG0, 14),
501 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_EMAC, "bus-emac", "ahb2",
502 1.1 jmcneill BUS_CLK_GATING_REG0, 17),
503 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_TS, "bus-ts", "ahb1",
504 1.1 jmcneill BUS_CLK_GATING_REG0, 18),
505 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_HSTIMER, "bus-hstimer", "ahb1",
506 1.1 jmcneill BUS_CLK_GATING_REG0, 19),
507 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_SPI0, "bus-spi0", "ahb1",
508 1.1 jmcneill BUS_CLK_GATING_REG0, 20),
509 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_SPI1, "bus-spi1", "ahb1",
510 1.1 jmcneill BUS_CLK_GATING_REG0, 21),
511 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_OTG, "bus-otg", "ahb1",
512 1.1 jmcneill BUS_CLK_GATING_REG0, 23),
513 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_EHCI0, "bus-ehci0", "ahb1",
514 1.1 jmcneill BUS_CLK_GATING_REG0, 24),
515 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_EHCI1, "bus-ehci1", "ahb2",
516 1.1 jmcneill BUS_CLK_GATING_REG0, 25),
517 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_OHCI0, "bus-ohci0", "ahb1",
518 1.2 jmcneill BUS_CLK_GATING_REG0, 28),
519 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_OHCI1, "bus-ohci1", "ahb2",
520 1.2 jmcneill BUS_CLK_GATING_REG0, 29),
521 1.1 jmcneill
522 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_VE, "bus-ve", "ahb1",
523 1.1 jmcneill BUS_CLK_GATING_REG1, 0),
524 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_TCON0, "bus-tcon0", "ahb1",
525 1.1 jmcneill BUS_CLK_GATING_REG1, 3),
526 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_TCON1, "bus-tcon1", "ahb1",
527 1.1 jmcneill BUS_CLK_GATING_REG1, 4),
528 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_DEINTERLACE, "bus-deinterlace", "ahb1",
529 1.1 jmcneill BUS_CLK_GATING_REG1, 5),
530 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_CSI, "bus-csi", "ahb1",
531 1.1 jmcneill BUS_CLK_GATING_REG1, 8),
532 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_HDMI, "bus-hdmi", "ahb1",
533 1.16 jmcneill BUS_CLK_GATING_REG1, 11),
534 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_DE, "bus-de", "ahb1",
535 1.1 jmcneill BUS_CLK_GATING_REG1, 12),
536 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_GPU, "bus-gpu", "ahb1",
537 1.1 jmcneill BUS_CLK_GATING_REG1, 20),
538 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_MSGBOX, "bus-msgbox", "ahb1",
539 1.1 jmcneill BUS_CLK_GATING_REG1, 21),
540 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_SPINLOCK, "bus-spinlock", "ahb1",
541 1.1 jmcneill BUS_CLK_GATING_REG1, 22),
542 1.1 jmcneill
543 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_CODEC, "bus-codec", "apb1",
544 1.6 jmcneill BUS_CLK_GATING_REG2, 0),
545 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_SPDIF, "bus-spdif", "apb1",
546 1.6 jmcneill BUS_CLK_GATING_REG2, 1),
547 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_PIO, "bus-pio", "apb1",
548 1.6 jmcneill BUS_CLK_GATING_REG2, 5),
549 1.6 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_THS, "bus-ths", "apb1",
550 1.6 jmcneill BUS_CLK_GATING_REG2, 8),
551 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_I2S0, "bus-i2s0", "apb1",
552 1.6 jmcneill BUS_CLK_GATING_REG2, 12),
553 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_I2S1, "bus-i2s1", "apb1",
554 1.6 jmcneill BUS_CLK_GATING_REG2, 13),
555 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_I2S2, "bus-i2s2", "apb1",
556 1.6 jmcneill BUS_CLK_GATING_REG2, 14),
557 1.1 jmcneill
558 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_I2C0, "bus-i2c0", "apb2",
559 1.6 jmcneill BUS_CLK_GATING_REG3, 0),
560 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_I2C1, "bus-i2c1", "apb2",
561 1.6 jmcneill BUS_CLK_GATING_REG3, 1),
562 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_I2C2, "bus-i2c2", "apb2",
563 1.6 jmcneill BUS_CLK_GATING_REG3, 2),
564 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_SCR, "bus-scr", "apb2",
565 1.6 jmcneill BUS_CLK_GATING_REG3, 5),
566 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_UART0, "bus-uart0", "apb2",
567 1.6 jmcneill BUS_CLK_GATING_REG3, 16),
568 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_UART1, "bus-uart1", "apb2",
569 1.6 jmcneill BUS_CLK_GATING_REG3, 17),
570 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_UART2, "bus-uart2", "apb2",
571 1.6 jmcneill BUS_CLK_GATING_REG3, 18),
572 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_UART3, "bus-uart3", "apb2",
573 1.6 jmcneill BUS_CLK_GATING_REG3, 19),
574 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_UART4, "bus-uart4", "apb2",
575 1.6 jmcneill BUS_CLK_GATING_REG3, 20),
576 1.1 jmcneill
577 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_USB_PHY0, "usb-phy0", "hosc",
578 1.1 jmcneill USBPHY_CFG_REG, 8),
579 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_USB_PHY1, "usb-phy1", "hosc",
580 1.1 jmcneill USBPHY_CFG_REG, 9),
581 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_USB_HSIC, "usb-hsic", "hosc",
582 1.1 jmcneill USBPHY_CFG_REG, 10),
583 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_USB_HSIC_12M, "usb-hsic-12m", "hosc",
584 1.1 jmcneill USBPHY_CFG_REG, 11),
585 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_USB_OHCI0, "usb-ohci0", "hosc",
586 1.1 jmcneill USBPHY_CFG_REG, 16),
587 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_USB_OHCI1, "usb-ohci1", "usb-ohci0",
588 1.1 jmcneill USBPHY_CFG_REG, 17),
589 1.1 jmcneill };
590 1.1 jmcneill
591 1.1 jmcneill static int
592 1.1 jmcneill sun50i_a64_ccu_match(device_t parent, cfdata_t cf, void *aux)
593 1.1 jmcneill {
594 1.1 jmcneill struct fdt_attach_args * const faa = aux;
595 1.1 jmcneill
596 1.1 jmcneill return of_match_compatible(faa->faa_phandle, compatible);
597 1.1 jmcneill }
598 1.1 jmcneill
599 1.1 jmcneill static void
600 1.1 jmcneill sun50i_a64_ccu_attach(device_t parent, device_t self, void *aux)
601 1.1 jmcneill {
602 1.1 jmcneill struct sunxi_ccu_softc * const sc = device_private(self);
603 1.1 jmcneill struct fdt_attach_args * const faa = aux;
604 1.1 jmcneill
605 1.1 jmcneill sc->sc_dev = self;
606 1.1 jmcneill sc->sc_phandle = faa->faa_phandle;
607 1.1 jmcneill sc->sc_bst = faa->faa_bst;
608 1.1 jmcneill
609 1.1 jmcneill sc->sc_resets = sun50i_a64_ccu_resets;
610 1.1 jmcneill sc->sc_nresets = __arraycount(sun50i_a64_ccu_resets);
611 1.1 jmcneill
612 1.1 jmcneill sc->sc_clks = sun50i_a64_ccu_clks;
613 1.1 jmcneill sc->sc_nclks = __arraycount(sun50i_a64_ccu_clks);
614 1.1 jmcneill
615 1.1 jmcneill if (sunxi_ccu_attach(sc) != 0)
616 1.1 jmcneill return;
617 1.1 jmcneill
618 1.1 jmcneill aprint_naive("\n");
619 1.1 jmcneill aprint_normal(": A64 CCU\n");
620 1.1 jmcneill
621 1.11 jmcneill /* Set DE parent to PLL_DE */
622 1.11 jmcneill clk_set_parent(&sc->sc_clks[A64_CLK_DE].base, &sc->sc_clks[A64_CLK_PLL_DE].base);
623 1.11 jmcneill clk_set_rate(&sc->sc_clks[A64_CLK_PLL_DE].base, 420000000);
624 1.11 jmcneill
625 1.18 jmcneill /* Set TCON1 parent to PLL_VIDEO1(1X) */
626 1.18 jmcneill clk_set_parent(&sc->sc_clks[A64_CLK_TCON1].base, &sc->sc_clks[A64_CLK_PLL_VIDEO1].base);
627 1.18 jmcneill clk_set_rate(&sc->sc_clks[A64_CLK_PLL_VIDEO1].base, 297000000);
628 1.18 jmcneill
629 1.1 jmcneill sunxi_ccu_print(sc);
630 1.1 jmcneill }
631