sun50i_a64_ccu.c revision 1.8 1 1.8 jmcneill /* $NetBSD: sun50i_a64_ccu.c,v 1.8 2018/05/18 01:52:58 jmcneill Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2017 Jared McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill #include <sys/cdefs.h>
30 1.1 jmcneill
31 1.8 jmcneill __KERNEL_RCSID(1, "$NetBSD: sun50i_a64_ccu.c,v 1.8 2018/05/18 01:52:58 jmcneill Exp $");
32 1.1 jmcneill
33 1.1 jmcneill #include <sys/param.h>
34 1.1 jmcneill #include <sys/bus.h>
35 1.1 jmcneill #include <sys/device.h>
36 1.1 jmcneill #include <sys/systm.h>
37 1.1 jmcneill
38 1.1 jmcneill #include <dev/fdt/fdtvar.h>
39 1.1 jmcneill
40 1.1 jmcneill #include <arm/sunxi/sunxi_ccu.h>
41 1.1 jmcneill #include <arm/sunxi/sun50i_a64_ccu.h>
42 1.1 jmcneill
43 1.1 jmcneill #define PLL_CPUX_CTRL_REG 0x000
44 1.1 jmcneill #define PLL_AUDIO_CTRL_REG 0x008
45 1.1 jmcneill #define PLL_PERIPH0_CTRL_REG 0x028
46 1.1 jmcneill #define PLL_PERIPH1_CTRL_REG 0x02c
47 1.1 jmcneill #define AHB1_APB1_CFG_REG 0x054
48 1.1 jmcneill #define APB2_CFG_REG 0x058
49 1.1 jmcneill #define AHB2_CFG_REG 0x05c
50 1.1 jmcneill #define BUS_CLK_GATING_REG0 0x060
51 1.1 jmcneill #define BUS_CLK_GATING_REG1 0x064
52 1.1 jmcneill #define BUS_CLK_GATING_REG2 0x068
53 1.1 jmcneill #define BUS_CLK_GATING_REG3 0x06c
54 1.1 jmcneill #define BUS_CLK_GATING_REG4 0x070
55 1.4 jmcneill #define THS_CLK_REG 0x074
56 1.1 jmcneill #define SDMMC0_CLK_REG 0x088
57 1.1 jmcneill #define SDMMC1_CLK_REG 0x08c
58 1.1 jmcneill #define SDMMC2_CLK_REG 0x090
59 1.1 jmcneill #define USBPHY_CFG_REG 0x0cc
60 1.1 jmcneill #define DRAM_CFG_REG 0x0f4
61 1.1 jmcneill #define MBUS_RST_REG 0x0fc
62 1.1 jmcneill #define AC_DIG_CLK_REG 0x140
63 1.1 jmcneill #define BUS_SOFT_RST_REG0 0x2c0
64 1.1 jmcneill #define BUS_SOFT_RST_REG1 0x2c4
65 1.1 jmcneill #define BUS_SOFT_RST_REG2 0x2c8
66 1.1 jmcneill #define BUS_SOFT_RST_REG3 0x2d0
67 1.1 jmcneill #define BUS_SOFT_RST_REG4 0x2d8
68 1.1 jmcneill
69 1.1 jmcneill static int sun50i_a64_ccu_match(device_t, cfdata_t, void *);
70 1.1 jmcneill static void sun50i_a64_ccu_attach(device_t, device_t, void *);
71 1.1 jmcneill
72 1.1 jmcneill static const char * const compatible[] = {
73 1.1 jmcneill "allwinner,sun50i-a64-ccu",
74 1.1 jmcneill NULL
75 1.1 jmcneill };
76 1.1 jmcneill
77 1.1 jmcneill CFATTACH_DECL_NEW(sunxi_a64_ccu, sizeof(struct sunxi_ccu_softc),
78 1.1 jmcneill sun50i_a64_ccu_match, sun50i_a64_ccu_attach, NULL, NULL);
79 1.1 jmcneill
80 1.1 jmcneill static struct sunxi_ccu_reset sun50i_a64_ccu_resets[] = {
81 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_USB_PHY0, USBPHY_CFG_REG, 0),
82 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_USB_PHY1, USBPHY_CFG_REG, 1),
83 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_USB_HSIC, USBPHY_CFG_REG, 2),
84 1.1 jmcneill
85 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_DRAM, DRAM_CFG_REG, 31),
86 1.1 jmcneill
87 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_MBUS, MBUS_RST_REG, 31),
88 1.1 jmcneill
89 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_MIPI_DSI, BUS_SOFT_RST_REG0, 1),
90 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_CE, BUS_SOFT_RST_REG0, 5),
91 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_DMA, BUS_SOFT_RST_REG0, 6),
92 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_MMC0, BUS_SOFT_RST_REG0, 8),
93 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_MMC1, BUS_SOFT_RST_REG0, 9),
94 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_MMC2, BUS_SOFT_RST_REG0, 10),
95 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_NAND, BUS_SOFT_RST_REG0, 13),
96 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_DRAM, BUS_SOFT_RST_REG0, 14),
97 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_EMAC, BUS_SOFT_RST_REG0, 17),
98 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_TS, BUS_SOFT_RST_REG0, 18),
99 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_HSTIMER, BUS_SOFT_RST_REG0, 19),
100 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_SPI0, BUS_SOFT_RST_REG0, 20),
101 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_SPI1, BUS_SOFT_RST_REG0, 21),
102 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_OTG, BUS_SOFT_RST_REG0, 23),
103 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_EHCI0, BUS_SOFT_RST_REG0, 24),
104 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_EHCI1, BUS_SOFT_RST_REG0, 25),
105 1.2 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_OHCI0, BUS_SOFT_RST_REG0, 28),
106 1.2 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_OHCI1, BUS_SOFT_RST_REG0, 29),
107 1.1 jmcneill
108 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_VE, BUS_SOFT_RST_REG1, 0),
109 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_TCON0, BUS_SOFT_RST_REG1, 3),
110 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_TCON1, BUS_SOFT_RST_REG1, 4),
111 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_DEINTERLACE, BUS_SOFT_RST_REG1, 5),
112 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_CSI, BUS_SOFT_RST_REG1, 8),
113 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_HDMI0, BUS_SOFT_RST_REG1, 10),
114 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_HDMI1, BUS_SOFT_RST_REG1, 11),
115 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_DE, BUS_SOFT_RST_REG1, 12),
116 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_GPU, BUS_SOFT_RST_REG1, 20),
117 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_MSGBOX, BUS_SOFT_RST_REG1, 21),
118 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_SPINLOCK, BUS_SOFT_RST_REG1, 22),
119 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_DBG, BUS_SOFT_RST_REG1, 31),
120 1.1 jmcneill
121 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_LVDS, BUS_SOFT_RST_REG2, 0),
122 1.1 jmcneill
123 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_CODEC, BUS_SOFT_RST_REG3, 0),
124 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_SPDIF, BUS_SOFT_RST_REG3, 1),
125 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_THS, BUS_SOFT_RST_REG3, 8),
126 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_I2S0, BUS_SOFT_RST_REG3, 12),
127 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_I2S1, BUS_SOFT_RST_REG3, 13),
128 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_I2S2, BUS_SOFT_RST_REG3, 14),
129 1.1 jmcneill
130 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_I2C0, BUS_SOFT_RST_REG4, 0),
131 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_I2C1, BUS_SOFT_RST_REG4, 1),
132 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_I2C2, BUS_SOFT_RST_REG4, 2),
133 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_SCR, BUS_SOFT_RST_REG4, 5),
134 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_UART0, BUS_SOFT_RST_REG4, 16),
135 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_UART1, BUS_SOFT_RST_REG4, 17),
136 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_UART2, BUS_SOFT_RST_REG4, 18),
137 1.1 jmcneill SUNXI_CCU_RESET(A64_RST_BUS_UART3, BUS_SOFT_RST_REG4, 19),
138 1.1 jmcneill };
139 1.1 jmcneill
140 1.1 jmcneill static const char *ahb1_parents[] = { "losc", "hosc", "axi", "pll_periph0" };
141 1.1 jmcneill static const char *ahb2_parents[] = { "ahb1", "pll_periph0" };
142 1.1 jmcneill static const char *apb1_parents[] = { "ahb1" };
143 1.1 jmcneill static const char *apb2_parents[] = { "losc", "hosc", "pll_periph0" };
144 1.8 jmcneill static const char *mmc_parents[] = { "hosc", "pll_periph0_2x", "pll_periph1_2x" };
145 1.4 jmcneill static const char *ths_parents[] = { "hosc", NULL, NULL, NULL };
146 1.1 jmcneill
147 1.7 jmcneill static const struct sunxi_ccu_nkmp_tbl sun50i_a64_cpux_table[] = {
148 1.7 jmcneill { 60000000, 9, 0, 0, 2 },
149 1.7 jmcneill { 66000000, 10, 0, 0, 2 },
150 1.7 jmcneill { 72000000, 11, 0, 0, 2 },
151 1.7 jmcneill { 78000000, 12, 0, 0, 2 },
152 1.7 jmcneill { 84000000, 13, 0, 0, 2 },
153 1.7 jmcneill { 90000000, 14, 0, 0, 2 },
154 1.7 jmcneill { 96000000, 15, 0, 0, 2 },
155 1.7 jmcneill { 102000000, 16, 0, 0, 2 },
156 1.7 jmcneill { 108000000, 17, 0, 0, 2 },
157 1.7 jmcneill { 114000000, 18, 0, 0, 2 },
158 1.7 jmcneill { 120000000, 9, 0, 0, 1 },
159 1.7 jmcneill { 132000000, 10, 0, 0, 1 },
160 1.7 jmcneill { 144000000, 11, 0, 0, 1 },
161 1.7 jmcneill { 156000000, 12, 0, 0, 1 },
162 1.7 jmcneill { 168000000, 13, 0, 0, 1 },
163 1.7 jmcneill { 180000000, 14, 0, 0, 1 },
164 1.7 jmcneill { 192000000, 15, 0, 0, 1 },
165 1.7 jmcneill { 204000000, 16, 0, 0, 1 },
166 1.7 jmcneill { 216000000, 17, 0, 0, 1 },
167 1.7 jmcneill { 228000000, 18, 0, 0, 1 },
168 1.7 jmcneill { 240000000, 9, 0, 0, 0 },
169 1.7 jmcneill { 264000000, 10, 0, 0, 0 },
170 1.7 jmcneill { 288000000, 11, 0, 0, 0 },
171 1.7 jmcneill { 312000000, 12, 0, 0, 0 },
172 1.7 jmcneill { 336000000, 13, 0, 0, 0 },
173 1.7 jmcneill { 360000000, 14, 0, 0, 0 },
174 1.7 jmcneill { 384000000, 15, 0, 0, 0 },
175 1.7 jmcneill { 408000000, 16, 0, 0, 0 },
176 1.7 jmcneill { 432000000, 17, 0, 0, 0 },
177 1.7 jmcneill { 456000000, 18, 0, 0, 0 },
178 1.7 jmcneill { 480000000, 19, 0, 0, 0 },
179 1.7 jmcneill { 504000000, 20, 0, 0, 0 },
180 1.7 jmcneill { 528000000, 21, 0, 0, 0 },
181 1.7 jmcneill { 552000000, 22, 0, 0, 0 },
182 1.7 jmcneill { 576000000, 23, 0, 0, 0 },
183 1.7 jmcneill { 600000000, 24, 0, 0, 0 },
184 1.7 jmcneill { 624000000, 25, 0, 0, 0 },
185 1.7 jmcneill { 648000000, 26, 0, 0, 0 },
186 1.7 jmcneill { 672000000, 27, 0, 0, 0 },
187 1.7 jmcneill { 696000000, 28, 0, 0, 0 },
188 1.7 jmcneill { 720000000, 29, 0, 0, 0 },
189 1.7 jmcneill { 768000000, 15, 1, 0, 0 },
190 1.7 jmcneill { 792000000, 10, 2, 0, 0 },
191 1.7 jmcneill { 816000000, 16, 1, 0, 0 },
192 1.7 jmcneill { 864000000, 17, 1, 0, 0 },
193 1.7 jmcneill { 912000000, 18, 1, 0, 0 },
194 1.7 jmcneill { 936000000, 12, 2, 0, 0 },
195 1.7 jmcneill { 960000000, 19, 1, 0, 0 },
196 1.7 jmcneill { 1008000000, 20, 1, 0, 0 },
197 1.7 jmcneill { 1056000000, 21, 1, 0, 0 },
198 1.7 jmcneill { 1080000000, 14, 2, 0, 0 },
199 1.7 jmcneill { 1104000000, 22, 1, 0, 0 },
200 1.7 jmcneill { 1152000000, 23, 1, 0, 0 },
201 1.7 jmcneill { 1200000000, 24, 1, 0, 0 },
202 1.7 jmcneill { 1224000000, 16, 2, 0, 0 },
203 1.7 jmcneill { 1248000000, 25, 1, 0, 0 },
204 1.7 jmcneill { 1296000000, 26, 1, 0, 0 },
205 1.7 jmcneill { 1344000000, 27, 1, 0, 0 },
206 1.7 jmcneill { 1368000000, 18, 2, 0, 0 },
207 1.7 jmcneill { 1440000000, 19, 2, 0, 0 },
208 1.7 jmcneill { 1512000000, 20, 2, 0, 0 },
209 1.7 jmcneill { 1536000000, 15, 3, 0, 0 },
210 1.7 jmcneill { 1584000000, 21, 2, 0, 0 },
211 1.7 jmcneill { 1632000000, 16, 3, 0, 0 },
212 1.7 jmcneill { 1656000000, 22, 2, 0, 0 },
213 1.7 jmcneill { 1728000000, 23, 2, 0, 0 },
214 1.7 jmcneill { 1800000000, 24, 2, 0, 0 },
215 1.7 jmcneill { 1872000000, 25, 2, 0, 0 },
216 1.7 jmcneill { 0 }
217 1.7 jmcneill };
218 1.7 jmcneill
219 1.5 jmcneill static const struct sunxi_ccu_nkmp_tbl sun50i_a64_ac_dig_table[] = {
220 1.5 jmcneill { 24576000, 0x55, 0, 0x14, 0x3 },
221 1.5 jmcneill { 0 }
222 1.5 jmcneill };
223 1.5 jmcneill
224 1.1 jmcneill static struct sunxi_ccu_clk sun50i_a64_ccu_clks[] = {
225 1.7 jmcneill SUNXI_CCU_NKMP_TABLE(A64_CLK_PLL_CPUX, "pll_cpux", "hosc",
226 1.7 jmcneill PLL_CPUX_CTRL_REG, /* reg */
227 1.7 jmcneill __BITS(12,8), /* n */
228 1.7 jmcneill __BITS(5,4), /* k */
229 1.7 jmcneill __BITS(1,0), /* m */
230 1.7 jmcneill __BITS(17,16), /* p */
231 1.7 jmcneill __BIT(31), /* enable */
232 1.7 jmcneill __BIT(28), /* lock */
233 1.7 jmcneill sun50i_a64_cpux_table, /* table */
234 1.7 jmcneill SUNXI_CCU_NKMP_SCALE_CLOCK | SUNXI_CCU_NKMP_FACTOR_P_POW2),
235 1.7 jmcneill
236 1.1 jmcneill SUNXI_CCU_NKMP(A64_CLK_PLL_PERIPH0, "pll_periph0", "hosc",
237 1.1 jmcneill PLL_PERIPH0_CTRL_REG, /* reg */
238 1.1 jmcneill __BITS(12,8), /* n */
239 1.1 jmcneill __BITS(5,4), /* k */
240 1.1 jmcneill 0, /* m */
241 1.1 jmcneill __BITS(17,16), /* p */
242 1.1 jmcneill __BIT(31), /* enable */
243 1.1 jmcneill SUNXI_CCU_NKMP_DIVIDE_BY_TWO),
244 1.8 jmcneill SUNXI_CCU_FIXED_FACTOR(A64_CLK_PLL_PERIPH0_2X, "pll_periph0_2x", "pll_periph0", 1, 2),
245 1.1 jmcneill
246 1.5 jmcneill SUNXI_CCU_NKMP_TABLE(A64_CLK_PLL_AUDIO_BASE, "pll_audio_base", "hosc",
247 1.5 jmcneill PLL_AUDIO_CTRL_REG, /* reg */
248 1.5 jmcneill __BITS(14,8), /* n */
249 1.5 jmcneill 0, /* k */
250 1.5 jmcneill __BITS(4,0), /* m */
251 1.5 jmcneill __BITS(19,16), /* p */
252 1.5 jmcneill __BIT(31), /* enable */
253 1.5 jmcneill __BIT(28), /* lock */
254 1.5 jmcneill sun50i_a64_ac_dig_table, /* table */
255 1.5 jmcneill 0),
256 1.5 jmcneill
257 1.5 jmcneill SUNXI_CCU_FIXED_FACTOR(A64_CLK_PLL_AUDIO, "pll_audio", "pll_audio_base", 1, 1),
258 1.5 jmcneill SUNXI_CCU_FIXED_FACTOR(A64_CLK_PLL_AUDIO_2X, "pll_audio_2x", "pll_audio_base", 1, 2),
259 1.5 jmcneill SUNXI_CCU_FIXED_FACTOR(A64_CLK_PLL_AUDIO_4X, "pll_audio_4x", "pll_audio_base", 1, 4),
260 1.5 jmcneill SUNXI_CCU_FIXED_FACTOR(A64_CLK_PLL_AUDIO_8X, "pll_audio_8x", "pll_audio_base", 1, 8),
261 1.5 jmcneill
262 1.1 jmcneill SUNXI_CCU_PREDIV(A64_CLK_AHB1, "ahb1", ahb1_parents,
263 1.1 jmcneill AHB1_APB1_CFG_REG, /* reg */
264 1.1 jmcneill __BITS(7,6), /* prediv */
265 1.1 jmcneill __BIT(3), /* prediv_sel */
266 1.1 jmcneill __BITS(5,4), /* div */
267 1.1 jmcneill __BITS(13,12), /* sel */
268 1.1 jmcneill SUNXI_CCU_PREDIV_POWER_OF_TWO),
269 1.1 jmcneill
270 1.1 jmcneill SUNXI_CCU_PREDIV(A64_CLK_AHB2, "ahb2", ahb2_parents,
271 1.1 jmcneill AHB2_CFG_REG, /* reg */
272 1.1 jmcneill 0, /* prediv */
273 1.1 jmcneill __BIT(1), /* prediv_sel */
274 1.1 jmcneill 0, /* div */
275 1.1 jmcneill __BITS(1,0), /* sel */
276 1.1 jmcneill SUNXI_CCU_PREDIV_DIVIDE_BY_TWO),
277 1.1 jmcneill
278 1.1 jmcneill SUNXI_CCU_DIV(A64_CLK_APB1, "apb1", apb1_parents,
279 1.1 jmcneill AHB1_APB1_CFG_REG, /* reg */
280 1.1 jmcneill __BITS(9,8), /* div */
281 1.1 jmcneill 0, /* sel */
282 1.1 jmcneill SUNXI_CCU_DIV_POWER_OF_TWO|SUNXI_CCU_DIV_ZERO_IS_ONE),
283 1.1 jmcneill
284 1.1 jmcneill SUNXI_CCU_NM(A64_CLK_APB2, "apb2", apb2_parents,
285 1.1 jmcneill APB2_CFG_REG, /* reg */
286 1.1 jmcneill __BITS(17,16), /* n */
287 1.1 jmcneill __BITS(4,0), /* m */
288 1.1 jmcneill __BITS(25,24), /* sel */
289 1.1 jmcneill 0, /* enable */
290 1.1 jmcneill SUNXI_CCU_NM_POWER_OF_TWO),
291 1.1 jmcneill
292 1.8 jmcneill SUNXI_CCU_NM(A64_CLK_MMC0, "mmc0", mmc_parents,
293 1.8 jmcneill SDMMC0_CLK_REG, /* reg */
294 1.8 jmcneill __BITS(17,16), /* n */
295 1.8 jmcneill __BITS(3,0), /* m */
296 1.8 jmcneill __BITS(25,24), /* sel */
297 1.8 jmcneill __BIT(31), /* enable */
298 1.1 jmcneill SUNXI_CCU_NM_POWER_OF_TWO|SUNXI_CCU_NM_ROUND_DOWN),
299 1.8 jmcneill SUNXI_CCU_NM(A64_CLK_MMC1, "mmc1", mmc_parents,
300 1.8 jmcneill SDMMC1_CLK_REG, /* reg */
301 1.8 jmcneill __BITS(17,16), /* n */
302 1.8 jmcneill __BITS(3,0), /* m */
303 1.8 jmcneill __BITS(25,24), /* sel */
304 1.8 jmcneill __BIT(31), /* enable */
305 1.1 jmcneill SUNXI_CCU_NM_POWER_OF_TWO|SUNXI_CCU_NM_ROUND_DOWN),
306 1.8 jmcneill SUNXI_CCU_NM(A64_CLK_MMC2, "mmc2", mmc_parents,
307 1.8 jmcneill SDMMC2_CLK_REG, /* reg */
308 1.8 jmcneill __BITS(17,16), /* n */
309 1.8 jmcneill __BITS(3,0), /* m */
310 1.8 jmcneill __BITS(25,24), /* sel */
311 1.8 jmcneill __BIT(31), /* enable */
312 1.1 jmcneill SUNXI_CCU_NM_POWER_OF_TWO|SUNXI_CCU_NM_ROUND_DOWN),
313 1.1 jmcneill
314 1.4 jmcneill SUNXI_CCU_DIV_GATE(A64_CLK_THS, "ths", ths_parents,
315 1.4 jmcneill THS_CLK_REG, /* reg */
316 1.4 jmcneill __BITS(1,0), /* div */
317 1.4 jmcneill __BITS(25,24), /* sel */
318 1.4 jmcneill __BIT(31), /* enable */
319 1.4 jmcneill SUNXI_CCU_DIV_TIMES_TWO),
320 1.4 jmcneill
321 1.5 jmcneill SUNXI_CCU_GATE(A64_CLK_AC_DIG, "ac-dig", "pll_audio",
322 1.5 jmcneill AC_DIG_CLK_REG, 31),
323 1.5 jmcneill SUNXI_CCU_GATE(A64_CLK_AC_DIG_4X, "ac-dig-4x", "pll_audio_4x",
324 1.5 jmcneill AC_DIG_CLK_REG, 30),
325 1.5 jmcneill
326 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_MIPI_DSI, "bus-mipi-dsi", "ahb1",
327 1.1 jmcneill BUS_CLK_GATING_REG0, 1),
328 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_CE, "bus-ce", "ahb1",
329 1.1 jmcneill BUS_CLK_GATING_REG0, 5),
330 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_DMA, "bus-dma", "ahb1",
331 1.1 jmcneill BUS_CLK_GATING_REG0, 6),
332 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_MMC0, "bus-mmc0", "ahb1",
333 1.1 jmcneill BUS_CLK_GATING_REG0, 8),
334 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_MMC1, "bus-mmc1", "ahb1",
335 1.1 jmcneill BUS_CLK_GATING_REG0, 9),
336 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_MMC2, "bus-mmc2", "ahb1",
337 1.1 jmcneill BUS_CLK_GATING_REG0, 10),
338 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_NAND, "bus-nand", "ahb1",
339 1.1 jmcneill BUS_CLK_GATING_REG0, 13),
340 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_DRAM, "bus-dram", "ahb1",
341 1.1 jmcneill BUS_CLK_GATING_REG0, 14),
342 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_EMAC, "bus-emac", "ahb2",
343 1.1 jmcneill BUS_CLK_GATING_REG0, 17),
344 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_TS, "bus-ts", "ahb1",
345 1.1 jmcneill BUS_CLK_GATING_REG0, 18),
346 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_HSTIMER, "bus-hstimer", "ahb1",
347 1.1 jmcneill BUS_CLK_GATING_REG0, 19),
348 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_SPI0, "bus-spi0", "ahb1",
349 1.1 jmcneill BUS_CLK_GATING_REG0, 20),
350 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_SPI1, "bus-spi1", "ahb1",
351 1.1 jmcneill BUS_CLK_GATING_REG0, 21),
352 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_OTG, "bus-otg", "ahb1",
353 1.1 jmcneill BUS_CLK_GATING_REG0, 23),
354 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_EHCI0, "bus-ehci0", "ahb1",
355 1.1 jmcneill BUS_CLK_GATING_REG0, 24),
356 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_EHCI1, "bus-ehci1", "ahb2",
357 1.1 jmcneill BUS_CLK_GATING_REG0, 25),
358 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_OHCI0, "bus-ohci0", "ahb1",
359 1.2 jmcneill BUS_CLK_GATING_REG0, 28),
360 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_OHCI1, "bus-ohci1", "ahb2",
361 1.2 jmcneill BUS_CLK_GATING_REG0, 29),
362 1.1 jmcneill
363 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_VE, "bus-ve", "ahb1",
364 1.1 jmcneill BUS_CLK_GATING_REG1, 0),
365 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_TCON0, "bus-tcon0", "ahb1",
366 1.1 jmcneill BUS_CLK_GATING_REG1, 3),
367 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_TCON1, "bus-tcon1", "ahb1",
368 1.1 jmcneill BUS_CLK_GATING_REG1, 4),
369 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_DEINTERLACE, "bus-deinterlace", "ahb1",
370 1.1 jmcneill BUS_CLK_GATING_REG1, 5),
371 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_CSI, "bus-csi", "ahb1",
372 1.1 jmcneill BUS_CLK_GATING_REG1, 8),
373 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_HDMI, "bus-hdmi", "ahb1",
374 1.1 jmcneill BUS_CLK_GATING_REG1, 10),
375 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_DE, "bus-de", "ahb1",
376 1.1 jmcneill BUS_CLK_GATING_REG1, 12),
377 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_GPU, "bus-gpu", "ahb1",
378 1.1 jmcneill BUS_CLK_GATING_REG1, 20),
379 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_MSGBOX, "bus-msgbox", "ahb1",
380 1.1 jmcneill BUS_CLK_GATING_REG1, 21),
381 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_SPINLOCK, "bus-spinlock", "ahb1",
382 1.1 jmcneill BUS_CLK_GATING_REG1, 22),
383 1.1 jmcneill
384 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_CODEC, "bus-codec", "apb1",
385 1.6 jmcneill BUS_CLK_GATING_REG2, 0),
386 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_SPDIF, "bus-spdif", "apb1",
387 1.6 jmcneill BUS_CLK_GATING_REG2, 1),
388 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_PIO, "bus-pio", "apb1",
389 1.6 jmcneill BUS_CLK_GATING_REG2, 5),
390 1.6 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_THS, "bus-ths", "apb1",
391 1.6 jmcneill BUS_CLK_GATING_REG2, 8),
392 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_I2S0, "bus-i2s0", "apb1",
393 1.6 jmcneill BUS_CLK_GATING_REG2, 12),
394 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_I2S1, "bus-i2s1", "apb1",
395 1.6 jmcneill BUS_CLK_GATING_REG2, 13),
396 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_I2S2, "bus-i2s2", "apb1",
397 1.6 jmcneill BUS_CLK_GATING_REG2, 14),
398 1.1 jmcneill
399 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_I2C0, "bus-i2c0", "apb2",
400 1.6 jmcneill BUS_CLK_GATING_REG3, 0),
401 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_I2C1, "bus-i2c1", "apb2",
402 1.6 jmcneill BUS_CLK_GATING_REG3, 1),
403 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_I2C2, "bus-i2c2", "apb2",
404 1.6 jmcneill BUS_CLK_GATING_REG3, 2),
405 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_SCR, "bus-scr", "apb2",
406 1.6 jmcneill BUS_CLK_GATING_REG3, 5),
407 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_UART0, "bus-uart0", "apb2",
408 1.6 jmcneill BUS_CLK_GATING_REG3, 16),
409 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_UART1, "bus-uart1", "apb2",
410 1.6 jmcneill BUS_CLK_GATING_REG3, 17),
411 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_UART2, "bus-uart2", "apb2",
412 1.6 jmcneill BUS_CLK_GATING_REG3, 18),
413 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_UART3, "bus-uart3", "apb2",
414 1.6 jmcneill BUS_CLK_GATING_REG3, 19),
415 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_BUS_UART4, "bus-uart4", "apb2",
416 1.6 jmcneill BUS_CLK_GATING_REG3, 20),
417 1.1 jmcneill
418 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_USB_PHY0, "usb-phy0", "hosc",
419 1.1 jmcneill USBPHY_CFG_REG, 8),
420 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_USB_PHY1, "usb-phy1", "hosc",
421 1.1 jmcneill USBPHY_CFG_REG, 9),
422 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_USB_HSIC, "usb-hsic", "hosc",
423 1.1 jmcneill USBPHY_CFG_REG, 10),
424 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_USB_HSIC_12M, "usb-hsic-12m", "hosc",
425 1.1 jmcneill USBPHY_CFG_REG, 11),
426 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_USB_OHCI0, "usb-ohci0", "hosc",
427 1.1 jmcneill USBPHY_CFG_REG, 16),
428 1.1 jmcneill SUNXI_CCU_GATE(A64_CLK_USB_OHCI1, "usb-ohci1", "usb-ohci0",
429 1.1 jmcneill USBPHY_CFG_REG, 17),
430 1.1 jmcneill };
431 1.1 jmcneill
432 1.1 jmcneill static int
433 1.1 jmcneill sun50i_a64_ccu_match(device_t parent, cfdata_t cf, void *aux)
434 1.1 jmcneill {
435 1.1 jmcneill struct fdt_attach_args * const faa = aux;
436 1.1 jmcneill
437 1.1 jmcneill return of_match_compatible(faa->faa_phandle, compatible);
438 1.1 jmcneill }
439 1.1 jmcneill
440 1.1 jmcneill static void
441 1.1 jmcneill sun50i_a64_ccu_attach(device_t parent, device_t self, void *aux)
442 1.1 jmcneill {
443 1.1 jmcneill struct sunxi_ccu_softc * const sc = device_private(self);
444 1.1 jmcneill struct fdt_attach_args * const faa = aux;
445 1.1 jmcneill
446 1.1 jmcneill sc->sc_dev = self;
447 1.1 jmcneill sc->sc_phandle = faa->faa_phandle;
448 1.1 jmcneill sc->sc_bst = faa->faa_bst;
449 1.1 jmcneill
450 1.1 jmcneill sc->sc_resets = sun50i_a64_ccu_resets;
451 1.1 jmcneill sc->sc_nresets = __arraycount(sun50i_a64_ccu_resets);
452 1.1 jmcneill
453 1.1 jmcneill sc->sc_clks = sun50i_a64_ccu_clks;
454 1.1 jmcneill sc->sc_nclks = __arraycount(sun50i_a64_ccu_clks);
455 1.1 jmcneill
456 1.1 jmcneill if (sunxi_ccu_attach(sc) != 0)
457 1.1 jmcneill return;
458 1.1 jmcneill
459 1.1 jmcneill aprint_naive("\n");
460 1.1 jmcneill aprint_normal(": A64 CCU\n");
461 1.1 jmcneill
462 1.1 jmcneill sunxi_ccu_print(sc);
463 1.1 jmcneill }
464