sun9i_a80_cpusclk.c revision 1.2 1 1.2 thorpej /* $NetBSD: sun9i_a80_cpusclk.c,v 1.2 2021/01/27 03:10:20 thorpej Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2017 Jared McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill #include <sys/cdefs.h>
30 1.2 thorpej __KERNEL_RCSID(0, "$NetBSD: sun9i_a80_cpusclk.c,v 1.2 2021/01/27 03:10:20 thorpej Exp $");
31 1.1 jmcneill
32 1.1 jmcneill #include <sys/param.h>
33 1.1 jmcneill #include <sys/systm.h>
34 1.1 jmcneill #include <sys/device.h>
35 1.1 jmcneill #include <sys/kmem.h>
36 1.1 jmcneill #include <sys/bus.h>
37 1.1 jmcneill
38 1.1 jmcneill #include <dev/clk/clk_backend.h>
39 1.1 jmcneill
40 1.1 jmcneill #include <dev/fdt/fdtvar.h>
41 1.1 jmcneill
42 1.1 jmcneill #define CPUS_CLK_SRC_SEL __BITS(17,16)
43 1.1 jmcneill #define CPUS_CLK_SRC_SEL_PLL_PERIPH0 2
44 1.1 jmcneill #define CPUS_POST_DIV __BITS(12,8)
45 1.1 jmcneill #define CPUS_CLK_RATIO __BITS(5,4)
46 1.1 jmcneill
47 1.1 jmcneill static int sun9i_a80_cpusclk_match(device_t, cfdata_t, void *);
48 1.1 jmcneill static void sun9i_a80_cpusclk_attach(device_t, device_t, void *);
49 1.1 jmcneill
50 1.1 jmcneill static struct clk *sun9i_a80_cpusclk_decode(device_t, int, const void *, size_t);
51 1.1 jmcneill
52 1.1 jmcneill static const struct fdtbus_clock_controller_func sun9i_a80_cpusclk_fdt_funcs = {
53 1.1 jmcneill .decode = sun9i_a80_cpusclk_decode
54 1.1 jmcneill };
55 1.1 jmcneill
56 1.1 jmcneill static struct clk *sun9i_a80_cpusclk_get(void *, const char *);
57 1.1 jmcneill static void sun9i_a80_cpusclk_put(void *, struct clk *);
58 1.1 jmcneill static int sun9i_a80_cpusclk_set_rate(void *, struct clk *, u_int);
59 1.1 jmcneill static u_int sun9i_a80_cpusclk_get_rate(void *, struct clk *);
60 1.1 jmcneill static struct clk *sun9i_a80_cpusclk_get_parent(void *, struct clk *);
61 1.1 jmcneill
62 1.1 jmcneill static const struct clk_funcs sun9i_a80_cpusclk_clk_funcs = {
63 1.1 jmcneill .get = sun9i_a80_cpusclk_get,
64 1.1 jmcneill .put = sun9i_a80_cpusclk_put,
65 1.1 jmcneill .set_rate = sun9i_a80_cpusclk_set_rate,
66 1.1 jmcneill .get_rate = sun9i_a80_cpusclk_get_rate,
67 1.1 jmcneill .get_parent = sun9i_a80_cpusclk_get_parent,
68 1.1 jmcneill };
69 1.1 jmcneill
70 1.1 jmcneill struct sun9i_a80_cpusclk_softc {
71 1.1 jmcneill device_t sc_dev;
72 1.1 jmcneill int sc_phandle;
73 1.1 jmcneill bus_space_tag_t sc_bst;
74 1.1 jmcneill bus_space_handle_t sc_bsh;
75 1.1 jmcneill
76 1.1 jmcneill struct clk_domain sc_clkdom;
77 1.1 jmcneill struct clk sc_clk;
78 1.1 jmcneill };
79 1.1 jmcneill
80 1.1 jmcneill #define RD4(sc, reg) \
81 1.1 jmcneill bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
82 1.1 jmcneill #define WR4(sc, reg, val) \
83 1.1 jmcneill bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
84 1.1 jmcneill
85 1.1 jmcneill CFATTACH_DECL_NEW(sunxi_a80_cpusclk, sizeof(struct sun9i_a80_cpusclk_softc),
86 1.1 jmcneill sun9i_a80_cpusclk_match, sun9i_a80_cpusclk_attach, NULL, NULL);
87 1.1 jmcneill
88 1.2 thorpej static const struct device_compatible_entry compat_data[] = {
89 1.2 thorpej { .compat = "allwinner,sun9i-a80-cpus-clk" },
90 1.2 thorpej DEVICE_COMPAT_EOL
91 1.2 thorpej };
92 1.2 thorpej
93 1.1 jmcneill static int
94 1.1 jmcneill sun9i_a80_cpusclk_match(device_t parent, cfdata_t cf, void *aux)
95 1.1 jmcneill {
96 1.1 jmcneill const struct fdt_attach_args *faa = aux;
97 1.1 jmcneill
98 1.2 thorpej return of_compatible_match(faa->faa_phandle, compat_data);
99 1.1 jmcneill }
100 1.1 jmcneill
101 1.1 jmcneill static void
102 1.1 jmcneill sun9i_a80_cpusclk_attach(device_t parent, device_t self, void *aux)
103 1.1 jmcneill {
104 1.1 jmcneill struct sun9i_a80_cpusclk_softc * const sc = device_private(self);
105 1.1 jmcneill const struct fdt_attach_args *faa = aux;
106 1.1 jmcneill const int phandle = faa->faa_phandle;
107 1.1 jmcneill bus_addr_t addr;
108 1.1 jmcneill bus_size_t size;
109 1.1 jmcneill
110 1.1 jmcneill if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
111 1.1 jmcneill aprint_error(": couldn't get registers\n");
112 1.1 jmcneill return;
113 1.1 jmcneill }
114 1.1 jmcneill
115 1.1 jmcneill sc->sc_dev = self;
116 1.1 jmcneill sc->sc_phandle = phandle;
117 1.1 jmcneill sc->sc_bst = faa->faa_bst;
118 1.1 jmcneill if (bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh) != 0) {
119 1.1 jmcneill aprint_error(": couldn't map registers\n");
120 1.1 jmcneill return;
121 1.1 jmcneill }
122 1.1 jmcneill
123 1.1 jmcneill sc->sc_clkdom.funcs = &sun9i_a80_cpusclk_clk_funcs;
124 1.1 jmcneill sc->sc_clkdom.priv = sc;
125 1.1 jmcneill
126 1.1 jmcneill sc->sc_clk.domain = &sc->sc_clkdom;
127 1.1 jmcneill sc->sc_clk.name = kmem_asprintf("%s", faa->faa_name);
128 1.1 jmcneill
129 1.1 jmcneill aprint_naive("\n");
130 1.1 jmcneill aprint_normal(": A80 CPUS clock\n");
131 1.1 jmcneill
132 1.1 jmcneill fdtbus_register_clock_controller(self, phandle, &sun9i_a80_cpusclk_fdt_funcs);
133 1.1 jmcneill }
134 1.1 jmcneill
135 1.1 jmcneill static struct clk *
136 1.1 jmcneill sun9i_a80_cpusclk_decode(device_t dev, int cc_phandle, const void *data,
137 1.1 jmcneill size_t len)
138 1.1 jmcneill {
139 1.1 jmcneill struct sun9i_a80_cpusclk_softc * const sc = device_private(dev);
140 1.1 jmcneill
141 1.1 jmcneill if (len != 0)
142 1.1 jmcneill return NULL;
143 1.1 jmcneill
144 1.1 jmcneill return &sc->sc_clk;
145 1.1 jmcneill }
146 1.1 jmcneill
147 1.1 jmcneill static struct clk *
148 1.1 jmcneill sun9i_a80_cpusclk_get(void *priv, const char *name)
149 1.1 jmcneill {
150 1.1 jmcneill struct sun9i_a80_cpusclk_softc * const sc = priv;
151 1.1 jmcneill
152 1.1 jmcneill if (strcmp(name, sc->sc_clk.name) != 0)
153 1.1 jmcneill return NULL;
154 1.1 jmcneill
155 1.1 jmcneill return &sc->sc_clk;
156 1.1 jmcneill }
157 1.1 jmcneill
158 1.1 jmcneill static void
159 1.1 jmcneill sun9i_a80_cpusclk_put(void *priv, struct clk *clk)
160 1.1 jmcneill {
161 1.1 jmcneill }
162 1.1 jmcneill
163 1.1 jmcneill static int
164 1.1 jmcneill sun9i_a80_cpusclk_set_rate(void *priv, struct clk *clk, u_int rate)
165 1.1 jmcneill {
166 1.1 jmcneill return ENXIO;
167 1.1 jmcneill }
168 1.1 jmcneill
169 1.1 jmcneill static u_int
170 1.1 jmcneill sun9i_a80_cpusclk_get_rate(void *priv, struct clk *clk)
171 1.1 jmcneill {
172 1.1 jmcneill struct sun9i_a80_cpusclk_softc * const sc = priv;
173 1.1 jmcneill struct clk *clk_parent = clk_get_parent(clk);
174 1.1 jmcneill u_int rate;
175 1.1 jmcneill
176 1.1 jmcneill const uint32_t val = RD4(sc, 0);
177 1.1 jmcneill const u_int sel = __SHIFTOUT(val, CPUS_CLK_SRC_SEL);
178 1.1 jmcneill const u_int post_div = __SHIFTOUT(val, CPUS_POST_DIV);
179 1.1 jmcneill const u_int clk_ratio = __SHIFTOUT(val, CPUS_CLK_RATIO);
180 1.1 jmcneill
181 1.1 jmcneill rate = clk_get_rate(clk_parent) / (clk_ratio + 1);
182 1.1 jmcneill if (sel == CPUS_CLK_SRC_SEL_PLL_PERIPH0)
183 1.1 jmcneill rate /= (post_div + 1);
184 1.1 jmcneill
185 1.1 jmcneill return rate;
186 1.1 jmcneill }
187 1.1 jmcneill
188 1.1 jmcneill static struct clk *
189 1.1 jmcneill sun9i_a80_cpusclk_get_parent(void *priv, struct clk *clk)
190 1.1 jmcneill {
191 1.1 jmcneill struct sun9i_a80_cpusclk_softc * const sc = priv;
192 1.1 jmcneill
193 1.1 jmcneill const uint32_t val = RD4(sc, 0);
194 1.1 jmcneill const u_int sel = __SHIFTOUT(val, CPUS_CLK_SRC_SEL);
195 1.1 jmcneill
196 1.1 jmcneill return fdtbus_clock_get_index(sc->sc_phandle, sel);
197 1.1 jmcneill }
198