1 1.1 jmcneill /* $NetBSD: sunxi_ccu_phase.c,v 1.1 2017/07/17 23:26:17 jmcneill Exp $ */ 2 1.1 jmcneill 3 1.1 jmcneill /*- 4 1.1 jmcneill * Copyright (c) 2017 Jared McNeill <jmcneill (at) invisible.ca> 5 1.1 jmcneill * All rights reserved. 6 1.1 jmcneill * 7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without 8 1.1 jmcneill * modification, are permitted provided that the following conditions 9 1.1 jmcneill * are met: 10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright 11 1.1 jmcneill * notice, this list of conditions and the following disclaimer. 12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright 13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the 14 1.1 jmcneill * documentation and/or other materials provided with the distribution. 15 1.1 jmcneill * 16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, 21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; 22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED 23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, 24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 26 1.1 jmcneill * SUCH DAMAGE. 27 1.1 jmcneill */ 28 1.1 jmcneill 29 1.1 jmcneill #include <sys/cdefs.h> 30 1.1 jmcneill __KERNEL_RCSID(0, "$NetBSD: sunxi_ccu_phase.c,v 1.1 2017/07/17 23:26:17 jmcneill Exp $"); 31 1.1 jmcneill 32 1.1 jmcneill #include <sys/param.h> 33 1.1 jmcneill #include <sys/bus.h> 34 1.1 jmcneill 35 1.1 jmcneill #include <dev/clk/clk_backend.h> 36 1.1 jmcneill 37 1.1 jmcneill #include <arm/sunxi/sunxi_ccu.h> 38 1.1 jmcneill 39 1.1 jmcneill static u_int 40 1.1 jmcneill sunxi_ccu_phase_get_parent_rate(struct clk *clkp) 41 1.1 jmcneill { 42 1.1 jmcneill struct clk *clkp_parent; 43 1.1 jmcneill 44 1.1 jmcneill clkp_parent = clk_get_parent(clkp); 45 1.1 jmcneill if (clkp_parent == NULL) 46 1.1 jmcneill return 0; 47 1.1 jmcneill 48 1.1 jmcneill return clk_get_rate(clkp_parent); 49 1.1 jmcneill } 50 1.1 jmcneill 51 1.1 jmcneill static u_int 52 1.1 jmcneill sunxi_ccu_phase_div(u_int n, u_int d) 53 1.1 jmcneill { 54 1.1 jmcneill return (n + (d/2)) / d; 55 1.1 jmcneill } 56 1.1 jmcneill 57 1.1 jmcneill u_int 58 1.1 jmcneill sunxi_ccu_phase_get_rate(struct sunxi_ccu_softc *sc, 59 1.1 jmcneill struct sunxi_ccu_clk *clk) 60 1.1 jmcneill { 61 1.1 jmcneill struct sunxi_ccu_phase *phase = &clk->u.phase; 62 1.1 jmcneill struct clk *clkp = &clk->base; 63 1.1 jmcneill u_int p_rate, gp_rate, p_div, delay; 64 1.1 jmcneill uint32_t val; 65 1.1 jmcneill 66 1.1 jmcneill KASSERT(clk->type == SUNXI_CCU_PHASE); 67 1.1 jmcneill 68 1.1 jmcneill p_rate = sunxi_ccu_phase_get_parent_rate(clkp); 69 1.1 jmcneill if (p_rate == 0) 70 1.1 jmcneill return 0; 71 1.1 jmcneill gp_rate = sunxi_ccu_phase_get_parent_rate(clk_get_parent(clkp)); 72 1.1 jmcneill if (gp_rate == 0) 73 1.1 jmcneill return 0; 74 1.1 jmcneill 75 1.1 jmcneill p_div = gp_rate / p_rate; 76 1.1 jmcneill 77 1.1 jmcneill val = CCU_READ(sc, phase->reg); 78 1.1 jmcneill delay = __SHIFTOUT(val, phase->mask); 79 1.1 jmcneill 80 1.1 jmcneill return delay * sunxi_ccu_phase_div(360, p_div); 81 1.1 jmcneill } 82 1.1 jmcneill 83 1.1 jmcneill int 84 1.1 jmcneill sunxi_ccu_phase_set_rate(struct sunxi_ccu_softc *sc, 85 1.1 jmcneill struct sunxi_ccu_clk *clk, u_int new_rate) 86 1.1 jmcneill { 87 1.1 jmcneill struct sunxi_ccu_phase *phase = &clk->u.phase; 88 1.1 jmcneill struct clk *clkp = &clk->base; 89 1.1 jmcneill u_int p_rate, gp_rate, p_div, delay; 90 1.1 jmcneill uint32_t val; 91 1.1 jmcneill 92 1.1 jmcneill KASSERT(clk->type == SUNXI_CCU_PHASE); 93 1.1 jmcneill 94 1.1 jmcneill clkp = &clk->base; 95 1.1 jmcneill 96 1.1 jmcneill p_rate = sunxi_ccu_phase_get_parent_rate(clkp); 97 1.1 jmcneill if (p_rate == 0) 98 1.1 jmcneill return 0; 99 1.1 jmcneill gp_rate = sunxi_ccu_phase_get_parent_rate(clk_get_parent(clkp)); 100 1.1 jmcneill if (gp_rate == 0) 101 1.1 jmcneill return 0; 102 1.1 jmcneill 103 1.1 jmcneill p_div = gp_rate / p_rate; 104 1.1 jmcneill 105 1.1 jmcneill delay = new_rate == 180 ? 0 : 106 1.1 jmcneill sunxi_ccu_phase_div(new_rate, 107 1.1 jmcneill sunxi_ccu_phase_div(360, p_div)); 108 1.1 jmcneill 109 1.1 jmcneill val = CCU_READ(sc, phase->reg); 110 1.1 jmcneill val &= ~phase->mask; 111 1.1 jmcneill val |= __SHIFTIN(delay, phase->mask); 112 1.1 jmcneill CCU_WRITE(sc, phase->reg, val); 113 1.1 jmcneill 114 1.1 jmcneill return 0; 115 1.1 jmcneill } 116 1.1 jmcneill 117 1.1 jmcneill const char * 118 1.1 jmcneill sunxi_ccu_phase_get_parent(struct sunxi_ccu_softc *sc, 119 1.1 jmcneill struct sunxi_ccu_clk *clk) 120 1.1 jmcneill { 121 1.1 jmcneill struct sunxi_ccu_phase *phase = &clk->u.phase; 122 1.1 jmcneill 123 1.1 jmcneill KASSERT(clk->type == SUNXI_CCU_PHASE); 124 1.1 jmcneill 125 1.1 jmcneill return phase->parent; 126 1.1 jmcneill } 127