sunxi_usbphy.c revision 1.18 1 1.18 skrll /* $NetBSD: sunxi_usbphy.c,v 1.18 2024/08/13 07:20:23 skrll Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2017 Jared McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
17 1.1 jmcneill * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
18 1.1 jmcneill * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
19 1.1 jmcneill * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
20 1.1 jmcneill * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 1.1 jmcneill * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 1.1 jmcneill * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
23 1.1 jmcneill * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
24 1.1 jmcneill * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
25 1.1 jmcneill * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
26 1.1 jmcneill * POSSIBILITY OF SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill #include <sys/cdefs.h>
30 1.1 jmcneill
31 1.18 skrll __KERNEL_RCSID(0, "$NetBSD: sunxi_usbphy.c,v 1.18 2024/08/13 07:20:23 skrll Exp $");
32 1.1 jmcneill
33 1.1 jmcneill #include <sys/param.h>
34 1.1 jmcneill #include <sys/bus.h>
35 1.1 jmcneill #include <sys/device.h>
36 1.1 jmcneill #include <sys/intr.h>
37 1.1 jmcneill #include <sys/systm.h>
38 1.1 jmcneill #include <sys/time.h>
39 1.1 jmcneill
40 1.1 jmcneill #include <dev/fdt/fdtvar.h>
41 1.1 jmcneill
42 1.8 jmcneill /* PHY control registers */
43 1.8 jmcneill #define PHYCTL_ICR 0x00
44 1.8 jmcneill #define PHYCTL_ICR_ID_PULLUP __BIT(17)
45 1.8 jmcneill #define PHYCTL_ICR_DPDM_PULLUP __BIT(16)
46 1.8 jmcneill #define PHYCTL_ICR_FORCE_ID __BITS(15,14)
47 1.8 jmcneill #define PHYCTL_ICR_FORCE_ID_LOW 2
48 1.8 jmcneill #define PHYCTL_ICR_FORCE_ID_HIGH 3
49 1.8 jmcneill #define PHYCTL_ICR_FORCE_VBUS __BITS(13,12)
50 1.8 jmcneill #define PHYCTL_ICR_FORCE_VBUS_LOW 2
51 1.8 jmcneill #define PHYCTL_ICR_FORCE_VBUS_HIGH 3
52 1.8 jmcneill #define PHYCTL_A10 0x04
53 1.8 jmcneill #define PHYCTL_A33 0x10
54 1.8 jmcneill #define PHYCTL_ADDR __BITS(15,8)
55 1.8 jmcneill #define PHYCTL_DATA __BIT(7)
56 1.8 jmcneill #define PHYCTL_OTG_CFG 0x20
57 1.8 jmcneill #define PHYCTL_OTG_ROUTE_OTG __BIT(0)
58 1.8 jmcneill
59 1.8 jmcneill /* PHY registers */
60 1.8 jmcneill #define PHY_RES45_CAL_EN 0x0c
61 1.8 jmcneill #define PHY_TX_AMPLITUDE_TUNE 0x20
62 1.8 jmcneill #define PHY_DISCON_TH_SEL 0x2a
63 1.8 jmcneill
64 1.8 jmcneill /* PMU registers */
65 1.8 jmcneill #define PMU_CFG 0x00
66 1.8 jmcneill #define AHB_INCR8 __BIT(10)
67 1.8 jmcneill #define AHB_INCR4 __BIT(9)
68 1.8 jmcneill #define AHB_INCRX_ALIGN __BIT(8)
69 1.8 jmcneill #define ULPI_BYPASS __BIT(0)
70 1.1 jmcneill #define PMU_UNK_H3 0x10
71 1.1 jmcneill #define PMU_UNK_H3_CLR __BIT(1)
72 1.1 jmcneill
73 1.1 jmcneill static int sunxi_usbphy_match(device_t, cfdata_t, void *);
74 1.1 jmcneill static void sunxi_usbphy_attach(device_t, device_t, void *);
75 1.1 jmcneill
76 1.3 jmcneill enum sunxi_usbphy_type {
77 1.9 jmcneill USBPHY_A10 = 1,
78 1.4 jmcneill USBPHY_A13,
79 1.9 jmcneill USBPHY_A20,
80 1.3 jmcneill USBPHY_A31,
81 1.10 jmcneill USBPHY_A64,
82 1.10 jmcneill USBPHY_A83T,
83 1.18 skrll USBPHY_D1,
84 1.3 jmcneill USBPHY_H3,
85 1.11 jmcneill USBPHY_H6,
86 1.3 jmcneill };
87 1.3 jmcneill
88 1.13 thorpej static const struct device_compatible_entry compat_data[] = {
89 1.13 thorpej { .compat = "allwinner,sun4i-a10-usb-phy", .value = USBPHY_A10 },
90 1.13 thorpej { .compat = "allwinner,sun5i-a13-usb-phy", .value = USBPHY_A13 },
91 1.13 thorpej { .compat = "allwinner,sun6i-a31-usb-phy", .value = USBPHY_A31 },
92 1.13 thorpej { .compat = "allwinner,sun7i-a20-usb-phy", .value = USBPHY_A20 },
93 1.13 thorpej { .compat = "allwinner,sun8i-a83t-usb-phy", .value = USBPHY_A83T },
94 1.13 thorpej { .compat = "allwinner,sun8i-h3-usb-phy", .value = USBPHY_H3 },
95 1.17 skrll { .compat = "allwinner,sun8i-v3s-usb-phy", .value = USBPHY_H3 },
96 1.18 skrll { .compat = "allwinner,sun20i-d1-usb-phy", .value = USBPHY_D1 },
97 1.13 thorpej { .compat = "allwinner,sun50i-a64-usb-phy", .value = USBPHY_A64 },
98 1.13 thorpej { .compat = "allwinner,sun50i-h6-usb-phy", .value = USBPHY_H6 },
99 1.15 thorpej DEVICE_COMPAT_EOL
100 1.1 jmcneill };
101 1.1 jmcneill
102 1.2 jmcneill #define SUNXI_MAXUSBPHY 4
103 1.1 jmcneill
104 1.1 jmcneill struct sunxi_usbphy {
105 1.1 jmcneill u_int phy_index;
106 1.1 jmcneill bus_space_handle_t phy_bsh;
107 1.1 jmcneill struct fdtbus_regulator *phy_reg;
108 1.1 jmcneill };
109 1.1 jmcneill
110 1.1 jmcneill struct sunxi_usbphy_softc {
111 1.1 jmcneill device_t sc_dev;
112 1.1 jmcneill bus_space_tag_t sc_bst;
113 1.2 jmcneill bus_space_handle_t sc_bsh_phy_ctrl;
114 1.3 jmcneill enum sunxi_usbphy_type sc_type;
115 1.1 jmcneill
116 1.1 jmcneill struct sunxi_usbphy sc_phys[SUNXI_MAXUSBPHY];
117 1.1 jmcneill u_int sc_nphys;
118 1.1 jmcneill
119 1.1 jmcneill struct fdtbus_gpio_pin *sc_gpio_id_det;
120 1.1 jmcneill struct fdtbus_gpio_pin *sc_gpio_vbus_det;
121 1.1 jmcneill };
122 1.1 jmcneill
123 1.8 jmcneill #define PHYCTL_READ(sc, reg) \
124 1.8 jmcneill bus_space_read_4((sc)->sc_bst, \
125 1.8 jmcneill (sc)->sc_bsh_phy_ctrl, (reg))
126 1.8 jmcneill #define PHYCTL_WRITE(sc, reg, val) \
127 1.8 jmcneill bus_space_write_4((sc)->sc_bst, \
128 1.8 jmcneill (sc)->sc_bsh_phy_ctrl, (reg), (val))
129 1.8 jmcneill #define PMU_READ(sc, id, reg) \
130 1.1 jmcneill bus_space_read_4((sc)->sc_bst, \
131 1.1 jmcneill (sc)->sc_phys[(id)].phy_bsh, (reg))
132 1.8 jmcneill #define PMU_WRITE(sc, id, reg, val) \
133 1.1 jmcneill bus_space_write_4((sc)->sc_bst, \
134 1.1 jmcneill (sc)->sc_phys[(id)].phy_bsh, (reg), (val))
135 1.1 jmcneill
136 1.1 jmcneill CFATTACH_DECL_NEW(sunxi_usbphy, sizeof(struct sunxi_usbphy_softc),
137 1.1 jmcneill sunxi_usbphy_match, sunxi_usbphy_attach, NULL, NULL);
138 1.1 jmcneill
139 1.8 jmcneill static void
140 1.8 jmcneill sunxi_usbphy_write(struct sunxi_usbphy_softc *sc,
141 1.8 jmcneill struct sunxi_usbphy *phy, u_int bit_addr, u_int bits,
142 1.8 jmcneill u_int len)
143 1.8 jmcneill {
144 1.12 msaitoh const uint32_t usbc_mask = __BIT(phy->phy_index * 2);
145 1.8 jmcneill bus_size_t reg;
146 1.8 jmcneill uint32_t val;
147 1.8 jmcneill
148 1.8 jmcneill switch (sc->sc_type) {
149 1.9 jmcneill case USBPHY_A10:
150 1.8 jmcneill case USBPHY_A13:
151 1.9 jmcneill case USBPHY_A20:
152 1.8 jmcneill case USBPHY_A31:
153 1.8 jmcneill reg = PHYCTL_A10;
154 1.8 jmcneill break;
155 1.18 skrll case USBPHY_D1:
156 1.8 jmcneill case USBPHY_H3:
157 1.11 jmcneill case USBPHY_H6:
158 1.8 jmcneill case USBPHY_A64:
159 1.10 jmcneill case USBPHY_A83T:
160 1.8 jmcneill reg = PHYCTL_A33;
161 1.8 jmcneill break;
162 1.8 jmcneill default:
163 1.8 jmcneill panic("unsupported phy type");
164 1.8 jmcneill }
165 1.8 jmcneill
166 1.8 jmcneill if (reg == PHYCTL_A33)
167 1.8 jmcneill PHYCTL_WRITE(sc, reg, 0);
168 1.8 jmcneill
169 1.8 jmcneill for (; len > 0; bit_addr++, bits >>= 1, len--) {
170 1.8 jmcneill val = PHYCTL_READ(sc, reg);
171 1.8 jmcneill val &= ~PHYCTL_ADDR;
172 1.8 jmcneill val |= __SHIFTIN(bit_addr, PHYCTL_ADDR);
173 1.8 jmcneill PHYCTL_WRITE(sc, reg, val);
174 1.8 jmcneill
175 1.8 jmcneill val = PHYCTL_READ(sc, reg);
176 1.8 jmcneill val &= ~PHYCTL_DATA;
177 1.8 jmcneill val |= __SHIFTIN(bits & 1, PHYCTL_DATA);
178 1.8 jmcneill PHYCTL_WRITE(sc, reg, val);
179 1.8 jmcneill
180 1.8 jmcneill PHYCTL_READ(sc, reg);
181 1.8 jmcneill val |= usbc_mask;
182 1.8 jmcneill PHYCTL_WRITE(sc, reg, val);
183 1.8 jmcneill
184 1.8 jmcneill PHYCTL_READ(sc, reg);
185 1.8 jmcneill val &= ~usbc_mask;
186 1.8 jmcneill PHYCTL_WRITE(sc, reg, val);
187 1.8 jmcneill }
188 1.8 jmcneill }
189 1.8 jmcneill
190 1.1 jmcneill static bool
191 1.1 jmcneill sunxi_usbphy_vbus_detect(struct sunxi_usbphy_softc *sc)
192 1.1 jmcneill {
193 1.1 jmcneill if (sc->sc_gpio_vbus_det)
194 1.1 jmcneill return fdtbus_gpio_read(sc->sc_gpio_vbus_det);
195 1.1 jmcneill return 1;
196 1.1 jmcneill }
197 1.1 jmcneill
198 1.1 jmcneill static void *
199 1.1 jmcneill sunxi_usbphy_acquire(device_t dev, const void *data, size_t len)
200 1.1 jmcneill {
201 1.1 jmcneill struct sunxi_usbphy_softc * const sc = device_private(dev);
202 1.1 jmcneill
203 1.1 jmcneill if (len != 4)
204 1.1 jmcneill return NULL;
205 1.1 jmcneill
206 1.1 jmcneill const int phy_id = be32dec(data);
207 1.11 jmcneill if (phy_id >= sc->sc_nphys || !sc->sc_phys[phy_id].phy_bsh)
208 1.1 jmcneill return NULL;
209 1.1 jmcneill
210 1.1 jmcneill return &sc->sc_phys[phy_id];
211 1.1 jmcneill }
212 1.1 jmcneill
213 1.1 jmcneill static void
214 1.1 jmcneill sunxi_usbphy_release(device_t dev, void *priv)
215 1.1 jmcneill {
216 1.1 jmcneill }
217 1.1 jmcneill
218 1.1 jmcneill static int
219 1.1 jmcneill sunxi_usbphy_enable(device_t dev, void *priv, bool enable)
220 1.1 jmcneill {
221 1.1 jmcneill struct sunxi_usbphy_softc * const sc = device_private(dev);
222 1.1 jmcneill struct sunxi_usbphy * const phy = priv;
223 1.8 jmcneill u_int disc_thresh;
224 1.8 jmcneill bool phy0_reroute;
225 1.1 jmcneill uint32_t val;
226 1.1 jmcneill
227 1.8 jmcneill switch (sc->sc_type) {
228 1.8 jmcneill case USBPHY_A13:
229 1.8 jmcneill disc_thresh = 0x2;
230 1.8 jmcneill phy0_reroute = false;
231 1.8 jmcneill break;
232 1.9 jmcneill case USBPHY_A10:
233 1.9 jmcneill case USBPHY_A20:
234 1.8 jmcneill case USBPHY_A31:
235 1.8 jmcneill disc_thresh = 0x3;
236 1.8 jmcneill phy0_reroute = false;
237 1.8 jmcneill break;
238 1.8 jmcneill case USBPHY_A64:
239 1.18 skrll case USBPHY_D1:
240 1.8 jmcneill case USBPHY_H3:
241 1.11 jmcneill case USBPHY_H6:
242 1.8 jmcneill disc_thresh = 0x3;
243 1.8 jmcneill phy0_reroute = true;
244 1.8 jmcneill break;
245 1.10 jmcneill case USBPHY_A83T:
246 1.10 jmcneill disc_thresh = 0x0;
247 1.10 jmcneill phy0_reroute = false;
248 1.10 jmcneill break;
249 1.9 jmcneill default:
250 1.9 jmcneill aprint_error_dev(dev, "unsupported board\n");
251 1.9 jmcneill return ENXIO;
252 1.8 jmcneill }
253 1.8 jmcneill
254 1.8 jmcneill if (phy->phy_bsh) {
255 1.8 jmcneill /* Enable/disable passby */
256 1.8 jmcneill const uint32_t mask =
257 1.8 jmcneill ULPI_BYPASS|AHB_INCR8|AHB_INCR4|AHB_INCRX_ALIGN;
258 1.8 jmcneill val = PMU_READ(sc, phy->phy_index, PMU_CFG);
259 1.8 jmcneill if (enable)
260 1.8 jmcneill val |= mask;
261 1.8 jmcneill else
262 1.8 jmcneill val &= ~mask;
263 1.8 jmcneill PMU_WRITE(sc, phy->phy_index, PMU_CFG, val);
264 1.1 jmcneill }
265 1.1 jmcneill
266 1.7 jmcneill switch (sc->sc_type) {
267 1.7 jmcneill case USBPHY_H3:
268 1.7 jmcneill case USBPHY_A64:
269 1.8 jmcneill if (enable && phy->phy_bsh) {
270 1.8 jmcneill val = PMU_READ(sc, phy->phy_index, PMU_UNK_H3);
271 1.8 jmcneill val &= ~PMU_UNK_H3_CLR;
272 1.8 jmcneill PMU_WRITE(sc, phy->phy_index, PMU_UNK_H3, val);
273 1.8 jmcneill }
274 1.7 jmcneill break;
275 1.7 jmcneill default:
276 1.7 jmcneill break;
277 1.3 jmcneill }
278 1.1 jmcneill
279 1.8 jmcneill if (enable) {
280 1.11 jmcneill switch (sc->sc_type) {
281 1.11 jmcneill case USBPHY_A83T:
282 1.11 jmcneill case USBPHY_H6:
283 1.11 jmcneill break;
284 1.11 jmcneill default:
285 1.11 jmcneill if (phy->phy_index == 0)
286 1.11 jmcneill sunxi_usbphy_write(sc, phy, PHY_RES45_CAL_EN, 0x1, 1);
287 1.11 jmcneill sunxi_usbphy_write(sc, phy, PHY_TX_AMPLITUDE_TUNE, 0x14, 5);
288 1.11 jmcneill sunxi_usbphy_write(sc, phy, PHY_DISCON_TH_SEL, disc_thresh, 2);
289 1.11 jmcneill break;
290 1.11 jmcneill }
291 1.8 jmcneill }
292 1.8 jmcneill
293 1.8 jmcneill if (phy->phy_index == 0) {
294 1.8 jmcneill const uint32_t mask =
295 1.8 jmcneill PHYCTL_ICR_ID_PULLUP|PHYCTL_ICR_DPDM_PULLUP;
296 1.8 jmcneill val = PHYCTL_READ(sc, PHYCTL_ICR);
297 1.8 jmcneill
298 1.8 jmcneill if (enable)
299 1.8 jmcneill val |= mask;
300 1.8 jmcneill else
301 1.8 jmcneill val &= ~mask;
302 1.8 jmcneill
303 1.8 jmcneill /* XXX only host mode is supported */
304 1.8 jmcneill val &= ~PHYCTL_ICR_FORCE_ID;
305 1.8 jmcneill val |= __SHIFTIN(PHYCTL_ICR_FORCE_ID_LOW, PHYCTL_ICR_FORCE_ID);
306 1.8 jmcneill val &= ~PHYCTL_ICR_FORCE_VBUS;
307 1.8 jmcneill val |= __SHIFTIN(PHYCTL_ICR_FORCE_VBUS_HIGH, PHYCTL_ICR_FORCE_VBUS);
308 1.8 jmcneill
309 1.8 jmcneill PHYCTL_WRITE(sc, PHYCTL_ICR, val);
310 1.8 jmcneill
311 1.8 jmcneill if (phy0_reroute) {
312 1.8 jmcneill val = PHYCTL_READ(sc, PHYCTL_OTG_CFG);
313 1.8 jmcneill val &= ~PHYCTL_OTG_ROUTE_OTG;
314 1.8 jmcneill PHYCTL_WRITE(sc, PHYCTL_OTG_CFG, val);
315 1.8 jmcneill }
316 1.8 jmcneill }
317 1.8 jmcneill
318 1.1 jmcneill if (phy->phy_reg == NULL)
319 1.1 jmcneill return 0;
320 1.1 jmcneill
321 1.1 jmcneill if (enable) {
322 1.1 jmcneill /* If an external vbus is detected, do not enable phy 0 */
323 1.1 jmcneill if (phy->phy_index == 0 && sunxi_usbphy_vbus_detect(sc))
324 1.1 jmcneill return 0;
325 1.1 jmcneill return fdtbus_regulator_enable(phy->phy_reg);
326 1.1 jmcneill } else {
327 1.1 jmcneill return fdtbus_regulator_disable(phy->phy_reg);
328 1.1 jmcneill }
329 1.1 jmcneill }
330 1.1 jmcneill
331 1.1 jmcneill const struct fdtbus_phy_controller_func sunxi_usbphy_funcs = {
332 1.1 jmcneill .acquire = sunxi_usbphy_acquire,
333 1.1 jmcneill .release = sunxi_usbphy_release,
334 1.1 jmcneill .enable = sunxi_usbphy_enable,
335 1.1 jmcneill };
336 1.1 jmcneill
337 1.1 jmcneill static int
338 1.1 jmcneill sunxi_usbphy_match(device_t parent, cfdata_t cf, void *aux)
339 1.1 jmcneill {
340 1.1 jmcneill struct fdt_attach_args * const faa = aux;
341 1.1 jmcneill
342 1.16 thorpej return of_compatible_match(faa->faa_phandle, compat_data);
343 1.1 jmcneill }
344 1.1 jmcneill
345 1.1 jmcneill static void
346 1.1 jmcneill sunxi_usbphy_attach(device_t parent, device_t self, void *aux)
347 1.1 jmcneill {
348 1.1 jmcneill struct sunxi_usbphy_softc * const sc = device_private(self);
349 1.1 jmcneill struct fdt_attach_args * const faa = aux;
350 1.1 jmcneill const int phandle = faa->faa_phandle;
351 1.1 jmcneill struct fdtbus_reset *rst;
352 1.1 jmcneill struct sunxi_usbphy *phy;
353 1.1 jmcneill struct clk *clk;
354 1.1 jmcneill bus_addr_t addr;
355 1.1 jmcneill bus_size_t size;
356 1.1 jmcneill char pname[20];
357 1.1 jmcneill u_int n;
358 1.1 jmcneill
359 1.1 jmcneill sc->sc_dev = self;
360 1.1 jmcneill sc->sc_bst = faa->faa_bst;
361 1.16 thorpej sc->sc_type = of_compatible_lookup(phandle, compat_data)->value;
362 1.1 jmcneill
363 1.5 jmcneill if (fdtbus_get_reg_byname(phandle, "phy_ctrl", &addr, &size) != 0) {
364 1.2 jmcneill aprint_error(": couldn't get phy ctrl registers\n");
365 1.2 jmcneill return;
366 1.2 jmcneill }
367 1.2 jmcneill if (bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh_phy_ctrl) != 0) {
368 1.2 jmcneill aprint_error(": couldn't map phy ctrl registers\n");
369 1.2 jmcneill return;
370 1.2 jmcneill }
371 1.2 jmcneill
372 1.1 jmcneill for (sc->sc_nphys = 0; sc->sc_nphys < SUNXI_MAXUSBPHY; sc->sc_nphys++) {
373 1.1 jmcneill phy = &sc->sc_phys[sc->sc_nphys];
374 1.1 jmcneill phy->phy_index = sc->sc_nphys;
375 1.5 jmcneill snprintf(pname, sizeof(pname), "pmu%d", sc->sc_nphys);
376 1.5 jmcneill if (fdtbus_get_reg_byname(phandle, pname, &addr, &size) != 0) {
377 1.11 jmcneill continue;
378 1.5 jmcneill } else if (bus_space_map(sc->sc_bst, addr, size, 0, &phy->phy_bsh) != 0) {
379 1.1 jmcneill aprint_error(": failed to map reg #%d\n", sc->sc_nphys);
380 1.1 jmcneill return;
381 1.1 jmcneill }
382 1.1 jmcneill /* Get optional regulator */
383 1.1 jmcneill snprintf(pname, sizeof(pname), "usb%d_vbus-supply", sc->sc_nphys);
384 1.1 jmcneill phy->phy_reg = fdtbus_regulator_acquire(phandle, pname);
385 1.1 jmcneill }
386 1.1 jmcneill
387 1.1 jmcneill /* Enable clocks */
388 1.1 jmcneill for (n = 0; (clk = fdtbus_clock_get_index(phandle, n)) != NULL; n++)
389 1.1 jmcneill if (clk_enable(clk) != 0) {
390 1.1 jmcneill aprint_error(": couldn't enable clock #%d\n", n);
391 1.1 jmcneill return;
392 1.1 jmcneill }
393 1.1 jmcneill /* De-assert resets */
394 1.1 jmcneill for (n = 0; (rst = fdtbus_reset_get_index(phandle, n)) != NULL; n++)
395 1.1 jmcneill if (fdtbus_reset_deassert(rst) != 0) {
396 1.1 jmcneill aprint_error(": couldn't de-assert reset #%d\n", n);
397 1.1 jmcneill return;
398 1.1 jmcneill }
399 1.1 jmcneill
400 1.1 jmcneill aprint_naive("\n");
401 1.1 jmcneill aprint_normal(": USB PHY\n");
402 1.1 jmcneill
403 1.1 jmcneill fdtbus_register_phy_controller(self, phandle, &sunxi_usbphy_funcs);
404 1.1 jmcneill }
405