sunxi_usbphy.c revision 1.5 1 1.5 jmcneill /* $NetBSD: sunxi_usbphy.c,v 1.5 2017/08/25 12:28:51 jmcneill Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2017 Jared McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
17 1.1 jmcneill * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
18 1.1 jmcneill * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
19 1.1 jmcneill * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
20 1.1 jmcneill * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 1.1 jmcneill * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 1.1 jmcneill * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
23 1.1 jmcneill * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
24 1.1 jmcneill * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
25 1.1 jmcneill * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
26 1.1 jmcneill * POSSIBILITY OF SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill #include <sys/cdefs.h>
30 1.1 jmcneill
31 1.5 jmcneill __KERNEL_RCSID(0, "$NetBSD: sunxi_usbphy.c,v 1.5 2017/08/25 12:28:51 jmcneill Exp $");
32 1.1 jmcneill
33 1.1 jmcneill #include <sys/param.h>
34 1.1 jmcneill #include <sys/bus.h>
35 1.1 jmcneill #include <sys/device.h>
36 1.1 jmcneill #include <sys/intr.h>
37 1.1 jmcneill #include <sys/systm.h>
38 1.1 jmcneill #include <sys/time.h>
39 1.1 jmcneill
40 1.1 jmcneill #include <dev/fdt/fdtvar.h>
41 1.1 jmcneill
42 1.1 jmcneill #define OTG_PHY_CFG 0x20
43 1.1 jmcneill #define OTG_PHY_ROUTE_OTG __BIT(0)
44 1.1 jmcneill
45 1.1 jmcneill #define HCI_ICR 0x00
46 1.1 jmcneill #define HCI_AHB_INCR8 __BIT(10)
47 1.1 jmcneill #define HCI_AHB_INCR4 __BIT(9)
48 1.1 jmcneill #define HCI_AHB_INCRX_ALIGN __BIT(8)
49 1.1 jmcneill #define HCI_ULPI_BYPASS __BIT(0)
50 1.1 jmcneill #define PMU_UNK_H3 0x10
51 1.1 jmcneill #define PMU_UNK_H3_CLR __BIT(1)
52 1.1 jmcneill
53 1.1 jmcneill static int sunxi_usbphy_match(device_t, cfdata_t, void *);
54 1.1 jmcneill static void sunxi_usbphy_attach(device_t, device_t, void *);
55 1.1 jmcneill
56 1.3 jmcneill enum sunxi_usbphy_type {
57 1.4 jmcneill USBPHY_A13,
58 1.3 jmcneill USBPHY_A31,
59 1.3 jmcneill USBPHY_H3,
60 1.3 jmcneill };
61 1.3 jmcneill
62 1.3 jmcneill static const struct of_compat_data compat_data[] = {
63 1.4 jmcneill { "allwinner,sun5i-a13-usb-phy", USBPHY_A13 },
64 1.3 jmcneill { "allwinner,sun6i-a31-usb-phy", USBPHY_A31 },
65 1.3 jmcneill { "allwinner,sun8i-h3-usb-phy", USBPHY_H3 },
66 1.3 jmcneill { NULL }
67 1.1 jmcneill };
68 1.1 jmcneill
69 1.2 jmcneill #define SUNXI_MAXUSBPHY 4
70 1.1 jmcneill
71 1.1 jmcneill struct sunxi_usbphy {
72 1.1 jmcneill u_int phy_index;
73 1.1 jmcneill bus_space_handle_t phy_bsh;
74 1.1 jmcneill struct fdtbus_regulator *phy_reg;
75 1.1 jmcneill };
76 1.1 jmcneill
77 1.1 jmcneill struct sunxi_usbphy_softc {
78 1.1 jmcneill device_t sc_dev;
79 1.1 jmcneill bus_space_tag_t sc_bst;
80 1.2 jmcneill bus_space_handle_t sc_bsh_phy_ctrl;
81 1.3 jmcneill enum sunxi_usbphy_type sc_type;
82 1.1 jmcneill
83 1.1 jmcneill struct sunxi_usbphy sc_phys[SUNXI_MAXUSBPHY];
84 1.1 jmcneill u_int sc_nphys;
85 1.1 jmcneill
86 1.1 jmcneill struct fdtbus_gpio_pin *sc_gpio_id_det;
87 1.1 jmcneill struct fdtbus_gpio_pin *sc_gpio_vbus_det;
88 1.1 jmcneill };
89 1.1 jmcneill
90 1.1 jmcneill #define USBPHY_READ(sc, id, reg) \
91 1.1 jmcneill bus_space_read_4((sc)->sc_bst, \
92 1.1 jmcneill (sc)->sc_phys[(id)].phy_bsh, (reg))
93 1.1 jmcneill #define USBPHY_WRITE(sc, id, reg, val) \
94 1.1 jmcneill bus_space_write_4((sc)->sc_bst, \
95 1.1 jmcneill (sc)->sc_phys[(id)].phy_bsh, (reg), (val))
96 1.1 jmcneill
97 1.1 jmcneill CFATTACH_DECL_NEW(sunxi_usbphy, sizeof(struct sunxi_usbphy_softc),
98 1.1 jmcneill sunxi_usbphy_match, sunxi_usbphy_attach, NULL, NULL);
99 1.1 jmcneill
100 1.1 jmcneill static bool
101 1.1 jmcneill sunxi_usbphy_vbus_detect(struct sunxi_usbphy_softc *sc)
102 1.1 jmcneill {
103 1.1 jmcneill if (sc->sc_gpio_vbus_det)
104 1.1 jmcneill return fdtbus_gpio_read(sc->sc_gpio_vbus_det);
105 1.1 jmcneill return 1;
106 1.1 jmcneill }
107 1.1 jmcneill
108 1.1 jmcneill static void *
109 1.1 jmcneill sunxi_usbphy_acquire(device_t dev, const void *data, size_t len)
110 1.1 jmcneill {
111 1.1 jmcneill struct sunxi_usbphy_softc * const sc = device_private(dev);
112 1.1 jmcneill
113 1.1 jmcneill if (len != 4)
114 1.1 jmcneill return NULL;
115 1.1 jmcneill
116 1.1 jmcneill const int phy_id = be32dec(data);
117 1.1 jmcneill if (phy_id >= sc->sc_nphys)
118 1.1 jmcneill return NULL;
119 1.1 jmcneill
120 1.1 jmcneill return &sc->sc_phys[phy_id];
121 1.1 jmcneill }
122 1.1 jmcneill
123 1.1 jmcneill static void
124 1.1 jmcneill sunxi_usbphy_release(device_t dev, void *priv)
125 1.1 jmcneill {
126 1.1 jmcneill }
127 1.1 jmcneill
128 1.1 jmcneill static int
129 1.1 jmcneill sunxi_usbphy_enable(device_t dev, void *priv, bool enable)
130 1.1 jmcneill {
131 1.1 jmcneill struct sunxi_usbphy_softc * const sc = device_private(dev);
132 1.1 jmcneill struct sunxi_usbphy * const phy = priv;
133 1.1 jmcneill uint32_t val;
134 1.1 jmcneill
135 1.1 jmcneill if (phy->phy_index > 0) {
136 1.1 jmcneill /* Enable passby */
137 1.1 jmcneill val = USBPHY_READ(sc, phy->phy_index, HCI_ICR);
138 1.1 jmcneill val |= HCI_ULPI_BYPASS;
139 1.1 jmcneill val |= HCI_AHB_INCR8;
140 1.1 jmcneill val |= HCI_AHB_INCR4;
141 1.1 jmcneill val |= HCI_AHB_INCRX_ALIGN;
142 1.1 jmcneill USBPHY_WRITE(sc, phy->phy_index, HCI_ICR, val);
143 1.1 jmcneill }
144 1.1 jmcneill
145 1.3 jmcneill if (sc->sc_type == USBPHY_H3) {
146 1.3 jmcneill /* H3-specific */
147 1.3 jmcneill val = USBPHY_READ(sc, phy->phy_index, PMU_UNK_H3);
148 1.3 jmcneill val &= ~PMU_UNK_H3_CLR;
149 1.3 jmcneill USBPHY_WRITE(sc, phy->phy_index, PMU_UNK_H3, val);
150 1.3 jmcneill }
151 1.1 jmcneill
152 1.1 jmcneill if (phy->phy_reg == NULL)
153 1.1 jmcneill return 0;
154 1.1 jmcneill
155 1.1 jmcneill if (enable) {
156 1.1 jmcneill /* If an external vbus is detected, do not enable phy 0 */
157 1.1 jmcneill if (phy->phy_index == 0 && sunxi_usbphy_vbus_detect(sc))
158 1.1 jmcneill return 0;
159 1.1 jmcneill return fdtbus_regulator_enable(phy->phy_reg);
160 1.1 jmcneill } else {
161 1.1 jmcneill return fdtbus_regulator_disable(phy->phy_reg);
162 1.1 jmcneill }
163 1.1 jmcneill }
164 1.1 jmcneill
165 1.1 jmcneill const struct fdtbus_phy_controller_func sunxi_usbphy_funcs = {
166 1.1 jmcneill .acquire = sunxi_usbphy_acquire,
167 1.1 jmcneill .release = sunxi_usbphy_release,
168 1.1 jmcneill .enable = sunxi_usbphy_enable,
169 1.1 jmcneill };
170 1.1 jmcneill
171 1.1 jmcneill static int
172 1.1 jmcneill sunxi_usbphy_match(device_t parent, cfdata_t cf, void *aux)
173 1.1 jmcneill {
174 1.1 jmcneill struct fdt_attach_args * const faa = aux;
175 1.1 jmcneill
176 1.3 jmcneill return of_match_compat_data(faa->faa_phandle, compat_data);
177 1.1 jmcneill }
178 1.1 jmcneill
179 1.1 jmcneill static void
180 1.1 jmcneill sunxi_usbphy_attach(device_t parent, device_t self, void *aux)
181 1.1 jmcneill {
182 1.1 jmcneill struct sunxi_usbphy_softc * const sc = device_private(self);
183 1.1 jmcneill struct fdt_attach_args * const faa = aux;
184 1.1 jmcneill const int phandle = faa->faa_phandle;
185 1.1 jmcneill struct fdtbus_reset *rst;
186 1.1 jmcneill struct sunxi_usbphy *phy;
187 1.1 jmcneill struct clk *clk;
188 1.1 jmcneill bus_addr_t addr;
189 1.1 jmcneill bus_size_t size;
190 1.1 jmcneill char pname[20];
191 1.1 jmcneill u_int n;
192 1.1 jmcneill
193 1.1 jmcneill sc->sc_dev = self;
194 1.1 jmcneill sc->sc_bst = faa->faa_bst;
195 1.3 jmcneill sc->sc_type = of_search_compatible(phandle, compat_data)->data;
196 1.1 jmcneill
197 1.5 jmcneill if (fdtbus_get_reg_byname(phandle, "phy_ctrl", &addr, &size) != 0) {
198 1.2 jmcneill aprint_error(": couldn't get phy ctrl registers\n");
199 1.2 jmcneill return;
200 1.2 jmcneill }
201 1.2 jmcneill if (bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh_phy_ctrl) != 0) {
202 1.2 jmcneill aprint_error(": couldn't map phy ctrl registers\n");
203 1.2 jmcneill return;
204 1.2 jmcneill }
205 1.2 jmcneill
206 1.1 jmcneill for (sc->sc_nphys = 0; sc->sc_nphys < SUNXI_MAXUSBPHY; sc->sc_nphys++) {
207 1.1 jmcneill phy = &sc->sc_phys[sc->sc_nphys];
208 1.1 jmcneill phy->phy_index = sc->sc_nphys;
209 1.5 jmcneill snprintf(pname, sizeof(pname), "pmu%d", sc->sc_nphys);
210 1.5 jmcneill if (fdtbus_get_reg_byname(phandle, pname, &addr, &size) != 0) {
211 1.5 jmcneill /* There may be no registers for OTG PHY */
212 1.5 jmcneill if (sc->sc_nphys > 0)
213 1.5 jmcneill break;
214 1.5 jmcneill } else if (bus_space_map(sc->sc_bst, addr, size, 0, &phy->phy_bsh) != 0) {
215 1.1 jmcneill aprint_error(": failed to map reg #%d\n", sc->sc_nphys);
216 1.1 jmcneill return;
217 1.1 jmcneill }
218 1.1 jmcneill /* Get optional regulator */
219 1.1 jmcneill snprintf(pname, sizeof(pname), "usb%d_vbus-supply", sc->sc_nphys);
220 1.1 jmcneill phy->phy_reg = fdtbus_regulator_acquire(phandle, pname);
221 1.1 jmcneill }
222 1.1 jmcneill
223 1.1 jmcneill /* Enable clocks */
224 1.1 jmcneill for (n = 0; (clk = fdtbus_clock_get_index(phandle, n)) != NULL; n++)
225 1.1 jmcneill if (clk_enable(clk) != 0) {
226 1.1 jmcneill aprint_error(": couldn't enable clock #%d\n", n);
227 1.1 jmcneill return;
228 1.1 jmcneill }
229 1.1 jmcneill /* De-assert resets */
230 1.1 jmcneill for (n = 0; (rst = fdtbus_reset_get_index(phandle, n)) != NULL; n++)
231 1.1 jmcneill if (fdtbus_reset_deassert(rst) != 0) {
232 1.1 jmcneill aprint_error(": couldn't de-assert reset #%d\n", n);
233 1.1 jmcneill return;
234 1.1 jmcneill }
235 1.1 jmcneill
236 1.1 jmcneill aprint_naive("\n");
237 1.1 jmcneill aprint_normal(": USB PHY\n");
238 1.1 jmcneill
239 1.1 jmcneill fdtbus_register_phy_controller(self, phandle, &sunxi_usbphy_funcs);
240 1.1 jmcneill }
241