ixp425reg.h revision 1.15 1 1.15 scw /* $NetBSD: ixp425reg.h,v 1.15 2003/12/08 13:40:33 scw Exp $ */
2 1.1 ichiro /*
3 1.1 ichiro * Copyright (c) 2003
4 1.1 ichiro * Ichiro FUKUHARA <ichiro (at) ichiro.org>.
5 1.1 ichiro * All rights reserved.
6 1.1 ichiro *
7 1.1 ichiro * Redistribution and use in source and binary forms, with or without
8 1.1 ichiro * modification, are permitted provided that the following conditions
9 1.1 ichiro * are met:
10 1.1 ichiro * 1. Redistributions of source code must retain the above copyright
11 1.1 ichiro * notice, this list of conditions and the following disclaimer.
12 1.1 ichiro * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 ichiro * notice, this list of conditions and the following disclaimer in the
14 1.1 ichiro * documentation and/or other materials provided with the distribution.
15 1.1 ichiro * 3. All advertising materials mentioning features or use of this software
16 1.1 ichiro * must display the following acknowledgement:
17 1.1 ichiro * This product includes software developed by Ichiro FUKUHARA.
18 1.1 ichiro * 4. The name of the company nor the name of the author may be used to
19 1.1 ichiro * endorse or promote products derived from this software without specific
20 1.1 ichiro * prior written permission.
21 1.1 ichiro *
22 1.1 ichiro * THIS SOFTWARE IS PROVIDED BY ICHIRO FUKUHARA ``AS IS'' AND ANY EXPRESS OR
23 1.1 ichiro * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
24 1.1 ichiro * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
25 1.1 ichiro * IN NO EVENT SHALL ICHIRO FUKUHARA OR THE VOICES IN HIS HEAD BE LIABLE FOR
26 1.1 ichiro * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
27 1.1 ichiro * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
28 1.1 ichiro * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
29 1.1 ichiro * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
30 1.1 ichiro * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
31 1.1 ichiro * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
32 1.1 ichiro * SUCH DAMAGE.
33 1.1 ichiro */
34 1.1 ichiro
35 1.1 ichiro #ifndef _IXP425REG_H_
36 1.1 ichiro #define _IXP425REG_H_
37 1.1 ichiro
38 1.1 ichiro /*
39 1.1 ichiro * Physical memory map for the Intel IXP425
40 1.1 ichiro */
41 1.1 ichiro /*
42 1.1 ichiro * CC00 00FF ---------------------------
43 1.1 ichiro * SDRAM Configuration Registers
44 1.1 ichiro * CC00 0000 ---------------------------
45 1.1 ichiro *
46 1.1 ichiro * C800 BFFF ---------------------------
47 1.1 ichiro * System and Peripheral Registers
48 1.1 ichiro * C800 0000 ---------------------------
49 1.1 ichiro * Expansion Bus Configuration Registers
50 1.1 ichiro * C400 0000 ---------------------------
51 1.1 ichiro * PCI Configuration and Status Registers
52 1.1 ichiro * C000 0000 ---------------------------
53 1.1 ichiro *
54 1.1 ichiro * 6400 0000 ---------------------------
55 1.1 ichiro * Queue manager
56 1.1 ichiro * 6000 0000 ---------------------------
57 1.1 ichiro * Expansion Bus Data
58 1.1 ichiro * 5000 0000 ---------------------------
59 1.1 ichiro * PCI Data
60 1.1 ichiro * 4800 0000 ---------------------------
61 1.1 ichiro *
62 1.1 ichiro * 4000 0000 ---------------------------
63 1.1 ichiro * SDRAM
64 1.1 ichiro * 1000 0000 ---------------------------
65 1.1 ichiro */
66 1.1 ichiro
67 1.1 ichiro /*
68 1.1 ichiro * Virtual memory map for the Intel IXP425 integrated devices
69 1.1 ichiro */
70 1.1 ichiro /*
71 1.1 ichiro * FFFF FFFF ---------------------------
72 1.1 ichiro *
73 1.15 scw * FC00 0000 ---------------------------
74 1.15 scw * PCI Data (memory space)
75 1.15 scw * F800 0000 ---------------------------
76 1.15 scw *
77 1.15 scw * F001 3000 ---------------------------
78 1.15 scw * SDRAM Controller
79 1.1 ichiro * F001 2000 ---------------------------
80 1.1 ichiro * PCI Configuration and Status Registers
81 1.1 ichiro * F001 1000 ---------------------------
82 1.1 ichiro * Expansion bus Configuration Registers
83 1.1 ichiro * F001 0000 ---------------------------
84 1.1 ichiro * System and Peripheral Registers
85 1.1 ichiro * VA F000 0000 = PA C800 0000 (SIZE 0x10000)
86 1.1 ichiro * F000 0000 ---------------------------
87 1.1 ichiro *
88 1.1 ichiro * 0000 0000 ---------------------------
89 1.1 ichiro *
90 1.1 ichiro */
91 1.1 ichiro
92 1.1 ichiro /* Physical/Virtual address for I/O space */
93 1.1 ichiro
94 1.1 ichiro #define IXP425_IO_VBASE 0xf0000000UL
95 1.1 ichiro #define IXP425_IO_HWBASE 0xc8000000UL
96 1.1 ichiro #define IXP425_IO_SIZE 0x00010000UL
97 1.1 ichiro
98 1.1 ichiro /* Offset */
99 1.1 ichiro
100 1.1 ichiro #define IXP425_UART0_OFFSET 0x00000000UL
101 1.1 ichiro #define IXP425_UART1_OFFSET 0x00001000UL
102 1.1 ichiro #define IXP425_PMC_OFFSET 0x00002000UL
103 1.1 ichiro #define IXP425_INTR_OFFSET 0x00003000UL
104 1.1 ichiro #define IXP425_GPIO_OFFSET 0x00004000UL
105 1.1 ichiro #define IXP425_TIMER_OFFSET 0x00005000UL
106 1.1 ichiro #define IXP425_HSS_OFFSET 0x00006000UL /* Not User Programmable */
107 1.1 ichiro #define IXP425_NPE_A_OFFSET 0x00007000UL /* Not User Programmable */
108 1.1 ichiro #define IXP425_NPE_B_OFFSET 0x00008000UL /* Not User Programmable */
109 1.1 ichiro #define IXP425_MAC_A_OFFSET 0x00009000UL
110 1.1 ichiro #define IXP425_MAC_B_OFFSET 0x0000a000UL
111 1.1 ichiro #define IXP425_USB_OFFSET 0x0000b000UL
112 1.1 ichiro
113 1.1 ichiro #define IXP425_REG_SIZE 0x1000
114 1.1 ichiro
115 1.1 ichiro /*
116 1.1 ichiro * UART
117 1.1 ichiro * UART0 0xc8000000
118 1.1 ichiro * UART1 0xc8001000
119 1.1 ichiro *
120 1.1 ichiro */
121 1.1 ichiro /* I/O space */
122 1.1 ichiro #define IXP425_UART0_HWBASE (IXP425_IO_HWBASE + IXP425_UART0_OFFSET)
123 1.1 ichiro #define IXP425_UART1_HWBASE (IXP425_IO_HWBASE + IXP425_UART1_OFFSET)
124 1.1 ichiro
125 1.1 ichiro #define IXP425_UART0_VBASE (IXP425_IO_VBASE + IXP425_UART0_OFFSET)
126 1.4 ichiro /* 0xf0000000 */
127 1.1 ichiro #define IXP425_UART1_VBASE (IXP425_IO_VBASE + IXP425_UART1_OFFSET)
128 1.4 ichiro /* 0xf0001000 */
129 1.1 ichiro
130 1.12 scw #define IXP425_UART_FREQ 14745600
131 1.1 ichiro
132 1.12 scw /*#define IXP4XX_COM_NPORTS 8*/
133 1.1 ichiro
134 1.1 ichiro /*
135 1.1 ichiro * Timers
136 1.1 ichiro *
137 1.1 ichiro */
138 1.12 scw #define IXP425_TIMER_HWBASE (IXP425_IO_HWBASE + IXP425_TIMER_OFFSET)
139 1.14 scw #define IXP425_TIMER_VBASE (IXP425_IO_VBASE + IXP425_TIMER_OFFSET)
140 1.1 ichiro
141 1.14 scw #define IXP425_OST_TS 0x0000
142 1.1 ichiro #define IXP425_OST_TIM0 0x0004
143 1.1 ichiro #define IXP425_OST_TIM1 0x000C
144 1.1 ichiro
145 1.1 ichiro #define IXP425_OST_TIM0_RELOAD 0x0008
146 1.1 ichiro #define IXP425_OST_TIM1_RELOAD 0x0010
147 1.1 ichiro #define TIMERRELOAD_MASK 0xFFFFFFFC
148 1.1 ichiro #define OST_ONESHOT_EN (1U << 1)
149 1.1 ichiro #define OST_TIMER_EN (1U << 0)
150 1.1 ichiro
151 1.1 ichiro #define IXP425_OST_STATUS 0x0020
152 1.1 ichiro #define OST_WARM_RESET (1U << 4)
153 1.1 ichiro #define OST_WDOG_INT (1U << 3)
154 1.1 ichiro #define OST_TS_INT (1U << 2)
155 1.1 ichiro #define OST_TIM1_INT (1U << 1)
156 1.1 ichiro #define OST_TIM0_INT (1U << 0)
157 1.1 ichiro
158 1.13 scw #define IXP425_OST_WDOG 0x0014
159 1.13 scw #define IXP425_OST_WDOG_ENAB 0x0018
160 1.13 scw #define IXP425_OST_WDOG_KEY 0x001c
161 1.13 scw #define OST_WDOG_KEY_MAJICK 0x482e
162 1.13 scw #define OST_WDOG_ENAB_RST_ENA (1u << 0)
163 1.13 scw #define OST_WDOG_ENAB_INT_ENA (1u << 1)
164 1.13 scw #define OST_WDOG_ENAB_CNT_ENA (1u << 2)
165 1.13 scw
166 1.1 ichiro /*
167 1.1 ichiro * Interrupt Controller Unit.
168 1.4 ichiro * PA 0xc8003000
169 1.1 ichiro */
170 1.1 ichiro
171 1.1 ichiro #define IXP425_IRQ_HWBASE IXP425_IO_HWBASE + IXP425_INTR_OFFSET
172 1.1 ichiro #define IXP425_IRQ_VBASE IXP425_IO_VBASE + IXP425_INTR_OFFSET
173 1.4 ichiro /* 0xf0003000 */
174 1.1 ichiro #define IXP425_IRQ_SIZE 0x00000020UL
175 1.1 ichiro
176 1.1 ichiro #define IXP425_INT_STATUS (IXP425_IRQ_VBASE + 0x00)
177 1.1 ichiro #define IXP425_INT_ENABLE (IXP425_IRQ_VBASE + 0x04)
178 1.1 ichiro #define IXP425_INT_SELECT (IXP425_IRQ_VBASE + 0x08)
179 1.1 ichiro #define IXP425_IRQ_STATUS (IXP425_IRQ_VBASE + 0x0C)
180 1.1 ichiro #define IXP425_FIQ_STATUS (IXP425_IRQ_VBASE + 0x10)
181 1.1 ichiro #define IXP425_INT_PRTY (IXP425_IRQ_VBASE + 0x14)
182 1.1 ichiro #define IXP425_IRQ_ENC (IXP425_IRQ_VBASE + 0x18)
183 1.1 ichiro #define IXP425_FIQ_ENC (IXP425_IRQ_VBASE + 0x1C)
184 1.1 ichiro
185 1.1 ichiro #define IXP425_INT_SW1 31 /* SW Interrupt 1 */
186 1.1 ichiro #define IXP425_INT_SW0 30 /* SW Interrupt 0 */
187 1.1 ichiro #define IXP425_INT_GPIO_12 29 /* GPIO 12 */
188 1.1 ichiro #define IXP425_INT_GPIO_11 28 /* GPIO 11 */
189 1.1 ichiro #define IXP425_INT_GPIO_10 27 /* GPIO 11 */
190 1.1 ichiro #define IXP425_INT_GPIO_9 26 /* GPIO 9 */
191 1.1 ichiro #define IXP425_INT_GPIO_8 25 /* GPIO 8 */
192 1.1 ichiro #define IXP425_INT_GPIO_7 24 /* GPIO 7 */
193 1.1 ichiro #define IXP425_INT_GPIO_6 23 /* GPIO 6 */
194 1.1 ichiro #define IXP425_INT_GPIO_5 22 /* GPIO 5 */
195 1.1 ichiro #define IXP425_INT_GPIO_4 21 /* GPIO 4 */
196 1.1 ichiro #define IXP425_INT_GPIO_3 20 /* GPIO 3 */
197 1.1 ichiro #define IXP425_INT_GPIO_2 19 /* GPIO 2 */
198 1.5 ichiro #define IXP425_INT_XSCALE_PMU 18 /* XScale PMU */
199 1.5 ichiro #define IXP425_INT_AHB_PMU 17 /* AHB PMU */
200 1.1 ichiro #define IXP425_INT_WDOG 16 /* Watchdog Timer */
201 1.5 ichiro #define IXP425_INT_UART0 15 /* HighSpeed UART */
202 1.1 ichiro #define IXP425_INT_STAMP 14 /* Timestamp Timer */
203 1.5 ichiro #define IXP425_INT_UART1 13 /* Console UART */
204 1.1 ichiro #define IXP425_INT_USB 12 /* USB */
205 1.1 ichiro #define IXP425_INT_TMR1 11 /* General-Purpose Timer1 */
206 1.1 ichiro #define IXP425_INT_PCIDMA2 10 /* PCI DMA Channel 2 */
207 1.1 ichiro #define IXP425_INT_PCIDMA1 9 /* PCI DMA Channel 1 */
208 1.1 ichiro #define IXP425_INT_PCIINT 8 /* PCI Interrupt */
209 1.1 ichiro #define IXP425_INT_GPIO_1 7 /* GPIO 1 */
210 1.1 ichiro #define IXP425_INT_GPIO_0 6 /* GPIO 0 */
211 1.1 ichiro #define IXP425_INT_TMR0 5 /* General-Purpose Timer0 */
212 1.1 ichiro #define IXP425_INT_QUE33_64 4 /* Queue Manager 33-64 */
213 1.1 ichiro #define IXP425_INT_QUE1_32 3 /* Queue Manager 1-32 */
214 1.1 ichiro #define IXP425_INT_NPE_B 2 /* Ethernet NPE B */
215 1.1 ichiro #define IXP425_INT_NPE_A 1 /* Ethernet NPE A */
216 1.1 ichiro #define IXP425_INT_HSS 0 /* WAN/HSS NPE */
217 1.1 ichiro
218 1.1 ichiro /*
219 1.1 ichiro * software interrupt
220 1.1 ichiro */
221 1.1 ichiro #define IXP425_INT_bit31 31
222 1.1 ichiro #define IXP425_INT_bit30 30
223 1.1 ichiro #define IXP425_INT_bit29 29
224 1.1 ichiro #define IXP425_INT_bit22 22
225 1.1 ichiro
226 1.1 ichiro #define IXP425_INT_HWMASK (0xffffffff & \
227 1.1 ichiro ~((1 << IXP425_INT_bit31) | \
228 1.1 ichiro (1 << IXP425_INT_bit30) | \
229 1.1 ichiro (1 << IXP425_INT_bit29) | \
230 1.1 ichiro (1 << IXP425_INT_bit22)))
231 1.12 scw #define IXP425_INT_GPIOMASK (0x3ff800c0u)
232 1.1 ichiro
233 1.1 ichiro /*
234 1.10 ichiro * GPIO
235 1.10 ichiro */
236 1.10 ichiro #define IXP425_GPIO_HWBASE IXP425_IO_HWBASE + IXP425_GPIO_OFFSET
237 1.10 ichiro #define IXP425_GPIO_VBASE IXP425_IO_VBASE + IXP425_GPIO_OFFSET
238 1.10 ichiro /* 0xf0004000 */
239 1.10 ichiro #define IXP425_GPIO_SIZE 0x00000020UL
240 1.10 ichiro
241 1.10 ichiro #define IXP425_GPIO_GPOUTR 0x00
242 1.10 ichiro #define IXP425_GPIO_GPOER 0x04
243 1.10 ichiro #define IXP425_GPIO_GPINR 0x08
244 1.10 ichiro #define IXP425_GPIO_GPISR 0x0c
245 1.10 ichiro #define IXP425_GPIO_GPIT1R 0x10
246 1.10 ichiro #define IXP425_GPIO_GPIT2R 0x14
247 1.10 ichiro #define IXP425_GPIO_GPCLKR 0x18
248 1.10 ichiro # define GPCLKR_MUX14 (1U << 8)
249 1.10 ichiro # define GPCLKR_CLK0TC_SHIFT 4
250 1.10 ichiro # define GPCLKR_CLK0DC_SHIFT 0
251 1.10 ichiro
252 1.10 ichiro /* GPIO Output */
253 1.10 ichiro #define GPOUT_ON 0x1
254 1.10 ichiro #define GPOUT_OFF 0x0
255 1.10 ichiro
256 1.10 ichiro /* GPIO direction */
257 1.10 ichiro #define GPOER_INPUT 0x1
258 1.10 ichiro #define GPOER_OUTPUT 0x0
259 1.10 ichiro
260 1.12 scw /* GPIO Type bits */
261 1.12 scw #define GPIO_TYPE_ACT_HIGH 0x0
262 1.12 scw #define GPIO_TYPE_ACT_LOW 0x1
263 1.12 scw #define GPIO_TYPE_EDG_RISING 0x2
264 1.12 scw #define GPIO_TYPE_EDG_FALLING 0x3
265 1.12 scw #define GPIO_TYPE_TRANSITIONAL 0x4
266 1.12 scw #define GPIO_TYPE_MASK 0x7
267 1.12 scw #define GPIO_TYPE(b,v) ((v) << (((b) & 0x7) * 3))
268 1.12 scw #define GPIO_TYPE_REG(b) (((b)&8)?IXP425_GPIO_GPIT2R:IXP425_GPIO_GPIT1R)
269 1.12 scw
270 1.10 ichiro /*
271 1.1 ichiro * Expansion Bus
272 1.1 ichiro */
273 1.1 ichiro #define IXP425_EXP_HWBASE 0xc4000000UL
274 1.1 ichiro #define IXP425_EXP_VBASE (IXP425_IO_VBASE + IXP425_IO_SIZE)
275 1.4 ichiro /* 0xf0010000 */
276 1.4 ichiro #define IXP425_EXP_SIZE IXP425_REG_SIZE /* 0x1000 */
277 1.1 ichiro
278 1.1 ichiro /* offset */
279 1.1 ichiro #define EXP_TIMING_CS0_OFFSET 0x0000
280 1.1 ichiro #define EXP_TIMING_CS1_OFFSET 0x0004
281 1.1 ichiro #define EXP_TIMING_CS2_OFFSET 0x0008
282 1.1 ichiro #define EXP_TIMING_CS3_OFFSET 0x000c
283 1.1 ichiro #define EXP_TIMING_CS4_OFFSET 0x0010
284 1.1 ichiro #define EXP_TIMING_CS5_OFFSET 0x0014
285 1.1 ichiro #define EXP_TIMING_CS6_OFFSET 0x0018
286 1.1 ichiro #define EXP_TIMING_CS7_OFFSET 0x001c
287 1.13 scw #define EXP_CNFG0_OFFSET 0x0020
288 1.13 scw #define EXP_CNFG1_OFFSET 0x0024
289 1.1 ichiro
290 1.1 ichiro #define IXP425_EXP_RECOVERY_SHIFT 16
291 1.1 ichiro #define IXP425_EXP_HOLD_SHIFT 20
292 1.1 ichiro #define IXP425_EXP_STROBE_SHIFT 22
293 1.1 ichiro #define IXP425_EXP_SETUP_SHIFT 26
294 1.1 ichiro #define IXP425_EXP_ADDR_SHIFT 28
295 1.1 ichiro #define IXP425_EXP_CS_EN (1U << 31)
296 1.1 ichiro
297 1.1 ichiro #define IXP425_EXP_RECOVERY_T(x) (((x) & 15) << IXP425_EXP_RECOVERY_SHIFT)
298 1.1 ichiro #define IXP425_EXP_HOLD_T(x) (((x) & 3) << IXP425_EXP_HOLD_SHIFT)
299 1.1 ichiro #define IXP425_EXP_STROBE_T(x) (((x) & 15) << IXP425_EXP_STROBE_SHIFT)
300 1.1 ichiro #define IXP425_EXP_SETUP_T(x) (((x) & 3) << IXP425_EXP_SETUP_SHIFT)
301 1.3 ichiro #define IXP425_EXP_ADDR_T(x) (((x) & 3) << IXP425_EXP_ADDR_SHIFT)
302 1.1 ichiro
303 1.1 ichiro // EXP_CSn bits
304 1.1 ichiro #define EXP_BYTE_EN (1 << 0)
305 1.1 ichiro #define EXP_WR_EN (1 << 1)
306 1.1 ichiro #define EXP_SPLT_EN (1 << 3)
307 1.1 ichiro #define EXP_MUX_EN (1 << 4)
308 1.1 ichiro #define EXP_HRDY_POL (1 << 5)
309 1.1 ichiro #define EXP_BYTE_RD16 (1 << 6)
310 1.1 ichiro #define EXP_SZ_512 (0 << 10)
311 1.1 ichiro #define EXP_SZ_1K (1 << 10)
312 1.1 ichiro #define EXP_SZ_2K (2 << 10)
313 1.1 ichiro #define EXP_SZ_4K (3 << 10)
314 1.1 ichiro #define EXP_SZ_8K (4 << 10)
315 1.1 ichiro #define EXP_SZ_16K (5 << 10)
316 1.1 ichiro #define EXP_SZ_32K (6 << 10)
317 1.1 ichiro #define EXP_SZ_64K (7 << 10)
318 1.1 ichiro #define EXP_SZ_128K (8 << 10)
319 1.1 ichiro #define EXP_SZ_256K (9 << 10)
320 1.1 ichiro #define EXP_SZ_512K (10 << 10)
321 1.1 ichiro #define EXP_SZ_1M (11 << 10)
322 1.1 ichiro #define EXP_SZ_2M (12 << 10)
323 1.1 ichiro #define EXP_SZ_4M (13 << 10)
324 1.1 ichiro #define EXP_SZ_8M (14 << 10)
325 1.1 ichiro #define EXP_SZ_16M (15 << 10)
326 1.1 ichiro #define EXP_CYC_INTEL (0 << 14)
327 1.1 ichiro #define EXP_CYC_MOTO (1 << 14)
328 1.1 ichiro #define EXP_CYC_HPI (2 << 14)
329 1.1 ichiro
330 1.1 ichiro // EXP_CNFG0 bits
331 1.1 ichiro #define EXP_CNFG0_8BIT (1 << 0)
332 1.1 ichiro #define EXP_CNFG0_PCI_HOST (1 << 1)
333 1.1 ichiro #define EXP_CNFG0_PCI_ARB (1 << 2)
334 1.1 ichiro #define EXP_CNFG0_PCI_66MHZ (1 << 4)
335 1.1 ichiro #define EXP_CNFG0_MEM_MAP (1 << 31)
336 1.1 ichiro
337 1.1 ichiro // EXP_CNFG1 bits
338 1.1 ichiro #define EXP_CNFG1_SW_INT0 (1 << 0)
339 1.1 ichiro #define EXP_CNFG1_SW_INT1 (1 << 1)
340 1.1 ichiro
341 1.1 ichiro /*
342 1.1 ichiro * PCI
343 1.1 ichiro */
344 1.1 ichiro #define IXP425_PCI_HWBASE 0xc0000000
345 1.1 ichiro #define IXP425_PCI_VBASE (IXP425_EXP_VBASE + IXP425_EXP_SIZE)
346 1.4 ichiro /* 0xf0011000 */
347 1.1 ichiro #define IXP425_PCI_SIZE IXP425_REG_SIZE /* 0x1000 */
348 1.4 ichiro
349 1.4 ichiro /*
350 1.4 ichiro * Mapping registers of IXP425 PCI Configuration
351 1.4 ichiro */
352 1.4 ichiro /* PCI_ID_REG 0x00 */
353 1.4 ichiro /* PCI_COMMAND_STATUS_REG 0x04 */
354 1.4 ichiro /* PCI_CLASS_REG 0x08 */
355 1.4 ichiro /* PCI_BHLC_REG 0x0c */
356 1.4 ichiro #define PCI_MAPREG_BAR0 0x10 /* Base Address 0 */
357 1.4 ichiro #define PCI_MAPREG_BAR1 0x14 /* Base Address 1 */
358 1.4 ichiro #define PCI_MAPREG_BAR2 0x18 /* Base Address 2 */
359 1.4 ichiro #define PCI_MAPREG_BAR3 0x1c /* Base Address 3 */
360 1.4 ichiro #define PCI_MAPREG_BAR4 0x20 /* Base Address 4 */
361 1.4 ichiro #define PCI_MAPREG_BAR5 0x24 /* Base Address 5 */
362 1.4 ichiro /* PCI_SUBSYS_ID_REG 0x2c */
363 1.4 ichiro /* PCI_INTERRUPT_REG 0x3c */
364 1.4 ichiro #define PCI_RTOTTO 0x40
365 1.4 ichiro
366 1.10 ichiro /* PCI Controller CSR Base Address */
367 1.10 ichiro #define IXP425_PCI_CSR_BASE IXP425_PCI_VBASE
368 1.10 ichiro
369 1.10 ichiro /* PCI Memory Space */
370 1.15 scw #define IXP425_PCI_MEM_HWBASE 0x48000000UL
371 1.15 scw #define IXP425_PCI_MEM_VBASE 0xf8000000UL
372 1.10 ichiro #define IXP425_PCI_MEM_SIZE 0x04000000UL /* 64MB */
373 1.10 ichiro
374 1.10 ichiro /* PCI I/O Space */
375 1.12 scw #define IXP425_PCI_IO_HWBASE 0x00000000UL
376 1.10 ichiro #define IXP425_PCI_IO_SIZE 0x00100000UL /* 1Mbyte */
377 1.10 ichiro
378 1.4 ichiro /* PCI Controller Configuration Offset */
379 1.4 ichiro #define PCI_NP_AD 0x00
380 1.4 ichiro #define PCI_NP_CBE 0x04
381 1.10 ichiro # define NP_CBE_SHIFT 4
382 1.4 ichiro #define PCI_NP_WDATA 0x08
383 1.4 ichiro #define PCI_NP_RDATA 0x0c
384 1.4 ichiro #define PCI_CRP_AD_CBE 0x10
385 1.4 ichiro #define PCI_CRP_AD_WDATA 0x14
386 1.4 ichiro #define PCI_CRP_AD_RDATA 0x18
387 1.4 ichiro #define PCI_CSR 0x1c
388 1.10 ichiro # define CSR_PRST (1U << 16)
389 1.10 ichiro # define CSR_IC (1U << 15)
390 1.10 ichiro # define CSR_ABE (1U << 4)
391 1.10 ichiro # define CSR_PDS (1U << 3)
392 1.10 ichiro # define CSR_ADS (1U << 2)
393 1.12 scw # define CSR_HOST (1U << 0)
394 1.4 ichiro #define PCI_ISR 0x20
395 1.10 ichiro # define ISR_AHBE (1U << 3)
396 1.10 ichiro # define ISR_PPE (1U << 2)
397 1.10 ichiro # define ISR_PFE (1U << 1)
398 1.10 ichiro # define ISR_PSE (1U << 0)
399 1.4 ichiro #define PCI_INTEN 0x24
400 1.4 ichiro #define PCI_DMACTRL 0x28
401 1.4 ichiro #define PCI_AHBMEMBASE 0x2c
402 1.4 ichiro #define PCI_AHBIOBASE 0x30
403 1.4 ichiro #define PCI_PCIMEMBASE 0x34
404 1.4 ichiro #define PCI_AHBDOORBELL 0x38
405 1.4 ichiro #define PCI_PCIDOORBELL 0x3c
406 1.4 ichiro #define PCI_ATPDMA0_AHBADDR 0x40
407 1.4 ichiro #define PCI_ATPDMA0_PCIADDR 0x44
408 1.4 ichiro #define PCI_ATPDMA0_LENGTH 0x48
409 1.4 ichiro #define PCI_ATPDMA1_AHBADDR 0x4c
410 1.4 ichiro #define PCI_ATPDMA1_PCIADDR 0x50
411 1.4 ichiro #define PCI_ATPDMA1_LENGTH 0x54
412 1.4 ichiro #define PCI_PTADMA0_AHBADDR 0x58
413 1.4 ichiro #define PCI_PTADMA0_PCIADDR 0x5c
414 1.4 ichiro #define PCI_PTADMA0_LENGTH 0x60
415 1.4 ichiro #define PCI_PTADMA1_AHBADDR 0x64
416 1.4 ichiro #define PCI_PTADMA1_PCIADDR 0x68
417 1.4 ichiro #define PCI_PTADMA1_LENGTH 0x6c
418 1.4 ichiro
419 1.10 ichiro /* PCI target(T)/initiator(I) Interface Commands for PCI_NP_CBE register */
420 1.10 ichiro #define COMMAND_NP_IA 0x0 /* Interrupt Acknowledge (I)*/
421 1.10 ichiro #define COMMAND_NP_SC 0x1 /* Special Cycle (I)*/
422 1.10 ichiro #define COMMAND_NP_IO_READ 0x2 /* I/O Read (T)(I) */
423 1.10 ichiro #define COMMAND_NP_IO_WRITE 0x3 /* I/O Write (T)(I) */
424 1.10 ichiro #define COMMAND_NP_MEM_READ 0x6 /* Memory Read (T)(I) */
425 1.10 ichiro #define COMMAND_NP_MEM_WRITE 0x7 /* Memory Write (T)(I) */
426 1.10 ichiro #define COMMAND_NP_CONF_READ 0xa /* Configuration Read (T)(I) */
427 1.10 ichiro #define COMMAND_NP_CONF_WRITE 0xb /* Configuration Write (T)(I) */
428 1.10 ichiro
429 1.12 scw /* PCI byte enables */
430 1.12 scw #define BE_8BIT(a) ((0x10u << ((a) & 0x03)) ^ 0xf0)
431 1.12 scw #define BE_16BIT(a) ((0x30u << ((a) & 0x02)) ^ 0xf0)
432 1.12 scw #define BE_32BIT(a) 0x00
433 1.12 scw
434 1.12 scw /* PCI byte selects */
435 1.12 scw #define READ_8BIT(v,a) ((u_int8_t)((v) >> (((a) & 3) * 8)))
436 1.12 scw #define READ_16BIT(v,a) ((u_int16_t)((v) >> (((a) & 2) * 8)))
437 1.12 scw #define WRITE_8BIT(v,a) (((u_int32_t)(v)) << (((a) & 3) * 8))
438 1.12 scw #define WRITE_16BIT(v,a) (((u_int32_t)(v)) << (((a) & 2) * 8))
439 1.12 scw
440 1.10 ichiro /* PCI Controller Configuration Commands for PCI_CRP_AD_CBE */
441 1.12 scw #define COMMAND_CRP_READ 0x00
442 1.12 scw #define COMMAND_CRP_WRITE (1U << 16)
443 1.12 scw
444 1.9 ichiro /*
445 1.9 ichiro * SDRAM Configuration Register
446 1.9 ichiro */
447 1.9 ichiro #define IXP425_MCU_HWBASE 0xcc000000UL
448 1.9 ichiro #define MCU_SDR_CONFIG 0x00
449 1.9 ichiro #define MCU_SDR_REFRESH 0x04
450 1.9 ichiro #define MCU_SDR_IR 0x08
451 1.2 ichiro
452 1.2 ichiro /*
453 1.2 ichiro * Performance Monitoring Unit (CP14)
454 1.2 ichiro *
455 1.2 ichiro * CP14.0.1 Performance Monitor Control Register(PMNC)
456 1.2 ichiro * CP14.1.1 Clock Counter(CCNT)
457 1.2 ichiro * CP14.4.1 Interrupt Enable Register(INTEN)
458 1.2 ichiro * CP14.5.1 Overflow Flag Register(FLAG)
459 1.2 ichiro * CP14.8.1 Event Selection Register(EVTSEL)
460 1.2 ichiro * CP14.0.2 Performance Counter Register 0(PMN0)
461 1.2 ichiro * CP14.1.2 Performance Counter Register 0(PMN1)
462 1.2 ichiro * CP14.2.2 Performance Counter Register 0(PMN2)
463 1.2 ichiro * CP14.3.2 Performance Counter Register 0(PMN3)
464 1.2 ichiro */
465 1.2 ichiro
466 1.2 ichiro #define PMNC_E 0x00000001 /* enable all counters */
467 1.2 ichiro #define PMNC_P 0x00000002 /* reset all PMNs to 0 */
468 1.2 ichiro #define PMNC_C 0x00000004 /* clock counter reset */
469 1.2 ichiro #define PMNC_D 0x00000008 /* clock counter / 64 */
470 1.2 ichiro
471 1.2 ichiro #define INTEN_CC_IE 0x00000001 /* enable clock counter interrupt */
472 1.2 ichiro #define INTEN_PMN0_IE 0x00000002 /* enable PMN0 interrupt */
473 1.2 ichiro #define INTEN_PMN1_IE 0x00000004 /* enable PMN1 interrupt */
474 1.2 ichiro #define INTEN_PMN2_IE 0x00000008 /* enable PMN2 interrupt */
475 1.2 ichiro #define INTEN_PMN3_IE 0x00000010 /* enable PMN3 interrupt */
476 1.2 ichiro
477 1.2 ichiro #define FLAG_CC_IF 0x00000001 /* clock counter overflow */
478 1.2 ichiro #define FLAG_PMN0_IF 0x00000002 /* PMN0 overflow */
479 1.2 ichiro #define FLAG_PMN1_IF 0x00000004 /* PMN1 overflow */
480 1.2 ichiro #define FLAG_PMN2_IF 0x00000008 /* PMN2 overflow */
481 1.2 ichiro #define FLAG_PMN3_IF 0x00000010 /* PMN3 overflow */
482 1.2 ichiro
483 1.2 ichiro #define EVTSEL_EVCNT_MASK 0x0000000ff /* event to count for PMNs */
484 1.2 ichiro #define PMNC_EVCNT0_SHIFT 0
485 1.2 ichiro #define PMNC_EVCNT1_SHIFT 8
486 1.2 ichiro #define PMNC_EVCNT2_SHIFT 16
487 1.2 ichiro #define PMNC_EVCNT3_SHIFT 24
488 1.1 ichiro
489 1.1 ichiro #endif /* _IXP425REG_H_ */
490