ixp425reg.h revision 1.4 1 1.4 ichiro /* $NetBSD: ixp425reg.h,v 1.4 2003/06/02 10:40:52 ichiro Exp $ */
2 1.1 ichiro /*
3 1.1 ichiro * Copyright (c) 2003
4 1.1 ichiro * Ichiro FUKUHARA <ichiro (at) ichiro.org>.
5 1.1 ichiro * All rights reserved.
6 1.1 ichiro *
7 1.1 ichiro * Redistribution and use in source and binary forms, with or without
8 1.1 ichiro * modification, are permitted provided that the following conditions
9 1.1 ichiro * are met:
10 1.1 ichiro * 1. Redistributions of source code must retain the above copyright
11 1.1 ichiro * notice, this list of conditions and the following disclaimer.
12 1.1 ichiro * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 ichiro * notice, this list of conditions and the following disclaimer in the
14 1.1 ichiro * documentation and/or other materials provided with the distribution.
15 1.1 ichiro * 3. All advertising materials mentioning features or use of this software
16 1.1 ichiro * must display the following acknowledgement:
17 1.1 ichiro * This product includes software developed by Ichiro FUKUHARA.
18 1.1 ichiro * 4. The name of the company nor the name of the author may be used to
19 1.1 ichiro * endorse or promote products derived from this software without specific
20 1.1 ichiro * prior written permission.
21 1.1 ichiro *
22 1.1 ichiro * THIS SOFTWARE IS PROVIDED BY ICHIRO FUKUHARA ``AS IS'' AND ANY EXPRESS OR
23 1.1 ichiro * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
24 1.1 ichiro * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
25 1.1 ichiro * IN NO EVENT SHALL ICHIRO FUKUHARA OR THE VOICES IN HIS HEAD BE LIABLE FOR
26 1.1 ichiro * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
27 1.1 ichiro * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
28 1.1 ichiro * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
29 1.1 ichiro * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
30 1.1 ichiro * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
31 1.1 ichiro * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
32 1.1 ichiro * SUCH DAMAGE.
33 1.1 ichiro */
34 1.1 ichiro
35 1.1 ichiro #ifndef _IXP425REG_H_
36 1.1 ichiro #define _IXP425REG_H_
37 1.1 ichiro
38 1.1 ichiro /*
39 1.1 ichiro * Physical memory map for the Intel IXP425
40 1.1 ichiro */
41 1.1 ichiro /*
42 1.1 ichiro * CC00 00FF ---------------------------
43 1.1 ichiro * SDRAM Configuration Registers
44 1.1 ichiro * CC00 0000 ---------------------------
45 1.1 ichiro *
46 1.1 ichiro * C800 BFFF ---------------------------
47 1.1 ichiro * System and Peripheral Registers
48 1.1 ichiro * C800 0000 ---------------------------
49 1.1 ichiro * Expansion Bus Configuration Registers
50 1.1 ichiro * C400 0000 ---------------------------
51 1.1 ichiro * PCI Configuration and Status Registers
52 1.1 ichiro * C000 0000 ---------------------------
53 1.1 ichiro *
54 1.1 ichiro * 6400 0000 ---------------------------
55 1.1 ichiro * Queue manager
56 1.1 ichiro * 6000 0000 ---------------------------
57 1.1 ichiro * Expansion Bus Data
58 1.1 ichiro * 5000 0000 ---------------------------
59 1.1 ichiro * PCI Data
60 1.1 ichiro * 4800 0000 ---------------------------
61 1.1 ichiro *
62 1.1 ichiro * 4000 0000 ---------------------------
63 1.1 ichiro * SDRAM
64 1.1 ichiro * 1000 0000 ---------------------------
65 1.1 ichiro */
66 1.1 ichiro
67 1.1 ichiro /*
68 1.1 ichiro * Virtual memory map for the Intel IXP425 integrated devices
69 1.1 ichiro */
70 1.1 ichiro /*
71 1.1 ichiro * FFFF FFFF ---------------------------
72 1.1 ichiro *
73 1.1 ichiro * F001 2000 ---------------------------
74 1.1 ichiro * PCI Configuration and Status Registers
75 1.1 ichiro * F001 1000 ---------------------------
76 1.1 ichiro * Expansion bus Configuration Registers
77 1.1 ichiro * F001 0000 ---------------------------
78 1.1 ichiro * System and Peripheral Registers
79 1.1 ichiro * VA F000 0000 = PA C800 0000 (SIZE 0x10000)
80 1.1 ichiro * F000 0000 ---------------------------
81 1.1 ichiro *
82 1.1 ichiro * 0000 0000 ---------------------------
83 1.1 ichiro *
84 1.1 ichiro */
85 1.1 ichiro
86 1.1 ichiro /* Physical/Virtual address for I/O space */
87 1.1 ichiro
88 1.1 ichiro #define IXP425_IO_VBASE 0xf0000000UL
89 1.1 ichiro #define IXP425_IO_HWBASE 0xc8000000UL
90 1.1 ichiro #define IXP425_IO_SIZE 0x00010000UL
91 1.1 ichiro
92 1.1 ichiro /* Offset */
93 1.1 ichiro
94 1.1 ichiro #define IXP425_UART0_OFFSET 0x00000000UL
95 1.1 ichiro #define IXP425_UART1_OFFSET 0x00001000UL
96 1.1 ichiro #define IXP425_PMC_OFFSET 0x00002000UL
97 1.1 ichiro #define IXP425_INTR_OFFSET 0x00003000UL
98 1.1 ichiro #define IXP425_GPIO_OFFSET 0x00004000UL
99 1.1 ichiro #define IXP425_TIMER_OFFSET 0x00005000UL
100 1.1 ichiro #define IXP425_HSS_OFFSET 0x00006000UL /* Not User Programmable */
101 1.1 ichiro #define IXP425_NPE_A_OFFSET 0x00007000UL /* Not User Programmable */
102 1.1 ichiro #define IXP425_NPE_B_OFFSET 0x00008000UL /* Not User Programmable */
103 1.1 ichiro #define IXP425_MAC_A_OFFSET 0x00009000UL
104 1.1 ichiro #define IXP425_MAC_B_OFFSET 0x0000a000UL
105 1.1 ichiro #define IXP425_USB_OFFSET 0x0000b000UL
106 1.1 ichiro
107 1.1 ichiro #define IXP425_REG_SIZE 0x1000
108 1.1 ichiro
109 1.1 ichiro /*
110 1.1 ichiro * UART
111 1.1 ichiro * UART0 0xc8000000
112 1.1 ichiro * UART1 0xc8001000
113 1.1 ichiro *
114 1.1 ichiro */
115 1.1 ichiro /* I/O space */
116 1.1 ichiro #define IXP425_UART0_HWBASE (IXP425_IO_HWBASE + IXP425_UART0_OFFSET)
117 1.1 ichiro #define IXP425_UART1_HWBASE (IXP425_IO_HWBASE + IXP425_UART1_OFFSET)
118 1.1 ichiro
119 1.1 ichiro #define IXP425_UART0_VBASE (IXP425_IO_VBASE + IXP425_UART0_OFFSET)
120 1.4 ichiro /* 0xf0000000 */
121 1.1 ichiro #define IXP425_UART1_VBASE (IXP425_IO_VBASE + IXP425_UART1_OFFSET)
122 1.4 ichiro /* 0xf0001000 */
123 1.1 ichiro
124 1.1 ichiro /* registers */
125 1.1 ichiro /* Buffer and Divisor */
126 1.1 ichiro #define IXP425_UART_DATA 0x0000
127 1.1 ichiro #define IXP425_UART_DLL 0x0000 /* Divisor Latch Low */
128 1.1 ichiro #define IXP425_UART_DLH 0x0004 /* Divisor Latch High */
129 1.1 ichiro
130 1.1 ichiro /* Interrupt Enable Register */
131 1.1 ichiro #define IXP425_UART_IER 0x0004
132 1.1 ichiro #define IER_DMAE (1U << 7) /* Enable DMA Requests */
133 1.1 ichiro #define IER_UUE (1U << 6) /* Enable UART UNIT */
134 1.1 ichiro #define IER_NRZE (1U << 5) /* Enable NRZ coding */
135 1.1 ichiro #define IER_RTOIE (1U << 4) /* Enable receiver T/O interrupt */
136 1.1 ichiro #define IER_RIE (1U << 3) /* Enable modem interrupt */
137 1.1 ichiro #define IER_RLSE (1U << 2) /* Enable line status interrupt */
138 1.1 ichiro #define IER_TIE (1U << 1) /* Enable transmitter interrupt */
139 1.1 ichiro #define IER_RAVIE (1U << 0) /* Enable receiver interrupt */
140 1.1 ichiro
141 1.1 ichiro /* Interrupt Identification Register */
142 1.1 ichiro #define IXP425_UART_IIR 0x0008
143 1.1 ichiro #define IIR_NOPEND (1U << 0) /* No pending interrupts */
144 1.1 ichiro #define IIR_MLSC (0U << 1) /* Modem status */
145 1.1 ichiro #define IIR_TXRDY (1U << 1) /* Transmitter ready */
146 1.1 ichiro #define IIR_RXRDY (2U << 1) /* Receiver ready */
147 1.1 ichiro #define IIR_RXERR (2U << 1) /* Receiver error */
148 1.1 ichiro #define IIR_TOD (1U << 3) /* Time Out interrupt pending */
149 1.1 ichiro #define IIR_FIFOS (3U << 6) /* FIFO mode enable */
150 1.1 ichiro
151 1.1 ichiro /* FIFO control */
152 1.1 ichiro #define IXP425_UART_FCR 0x0008
153 1.1 ichiro #define FCR_TRIGGER_1 (0U << 6) /* ITL 0 */
154 1.1 ichiro #define FCR_TRIGGER_8 (1U << 6) /* ITL 0 */
155 1.1 ichiro #define FCR_TRIGGER_16 (2U << 6) /* ITL 0 */
156 1.1 ichiro #define FCR_TRIGGER_32 (3U << 6) /* ITL 0 */
157 1.1 ichiro #define FCR_RESETTF (1U << 2) /* Reset TX FIFO */
158 1.1 ichiro #define FCR_RESETRF (1U << 1) /* Reset RX FIFO */
159 1.1 ichiro #define FCR_ENABLE (1U << 0) /* Enable FIFO */
160 1.1 ichiro
161 1.1 ichiro /* Line control */
162 1.1 ichiro #define IXP425_UART_LCR 0x000c
163 1.1 ichiro #define LCR_DLAB (1U << 7) /* Divisor latch access enable */
164 1.1 ichiro #define LCR_SBREAK (1U << 6) /* Break Control */
165 1.1 ichiro #define LCR_PEVEN (1U << 4) /* Even-Parity */
166 1.1 ichiro #define LCR_PODD (0U << 4) /* Even-Parity */
167 1.1 ichiro #define LCR_PENE (1U << 3) /* Enable parity */
168 1.1 ichiro #define LCR_PNONE (0U << 3) /* No parity */
169 1.1 ichiro #define LCR_1STOP (0U << 2) /* 1 Stop Bit */
170 1.1 ichiro #define LCR_2STOP (1U << 2) /* 2 Stop Bit */
171 1.1 ichiro #define LCR_8BITS (3U << 0) /* 8 bits per serial word */
172 1.1 ichiro #define LCR_7BITS (2U << 0) /* 7 bits per serial word */
173 1.1 ichiro #define LCR_6BITS (1U << 0) /* 6 bits per serial word */
174 1.1 ichiro #define LCR_5BITS (0U << 0) /* 5 bits per serial word */
175 1.1 ichiro
176 1.1 ichiro /* Modem control */
177 1.1 ichiro #define IXP425_UART_MCR 0x0010
178 1.1 ichiro #define MCR_LOOPBACK (1U << 4) /* Loop test */
179 1.1 ichiro #define MCR_IENABLE (1U << 3) /* Out2: enables UART interrupts */
180 1.1 ichiro #define MCR_DRS (1U << 2) /* Out1: resets some internal modems */
181 1.1 ichiro #define MCR_RTS (1U << 1) /* Request To Send */
182 1.1 ichiro #define MCR_DTR (1U << 0) /* Data Terminal Ready */
183 1.1 ichiro
184 1.1 ichiro /* Line Status Register */
185 1.1 ichiro #define IXP425_UART_LSR 0x0014
186 1.1 ichiro #define LSR_FIFOE (1U << 7)
187 1.1 ichiro #define LSR_TEMT (1U << 6) /* Transmitter empty: byte sent */
188 1.1 ichiro #define LSR_TDRQ (1U << 5) /* Transmitter buffer empty */
189 1.1 ichiro #define LSR_BI (1U << 4) /* Break detected */
190 1.1 ichiro #define LSR_FE (1U << 3) /* Framing error: bad stop bit */
191 1.1 ichiro #define LSR_PE (1U << 2) /* Parity error */
192 1.1 ichiro #define LSR_OE (1U << 1) /* Overrun, lost incoming byte */
193 1.1 ichiro #define LSR_DR (1U << 0) /* Byte ready in Receive Buffer */
194 1.1 ichiro
195 1.1 ichiro /* Modem Status Register */
196 1.1 ichiro #define IXP425_UART_MSR 0x0018
197 1.1 ichiro #define MSR_DCD (1U << 7) /* Current Data Carrier Detect */
198 1.1 ichiro #define MSR_RI (1U << 6) /* Current Ring Indicator */
199 1.1 ichiro #define MSR_DSR (1U << 5) /* Current Data Set Ready */
200 1.1 ichiro #define MSR_CTS (1U << 4) /* Current Clear to Send */
201 1.1 ichiro #define MSR_DDCD (1U << 3) /* DCD has changed state */
202 1.1 ichiro #define MSR_TERI (1U << 2) /* RI has toggled low to high */
203 1.1 ichiro #define MSR_DDSR (1U << 1) /* DSR has changed state */
204 1.1 ichiro #define MSR_DCTS (1U << 0) /* CTS has changed state */
205 1.1 ichiro
206 1.1 ichiro /* Scratch Pad Status Register */
207 1.1 ichiro #define IXP425_UART_SPR 0x001C
208 1.1 ichiro
209 1.1 ichiro /* Slow Infrared Select Status Register */
210 1.1 ichiro #define IXP425_UART_ISR 0x0020
211 1.1 ichiro
212 1.1 ichiro #define IXP4XX_COM_NPORTS 8
213 1.1 ichiro
214 1.1 ichiro /*
215 1.1 ichiro * Timers
216 1.1 ichiro *
217 1.1 ichiro */
218 1.1 ichiro
219 1.1 ichiro #define IXP425_OST_TIM0 0x0004
220 1.1 ichiro #define IXP425_OST_TIM1 0x000C
221 1.1 ichiro
222 1.1 ichiro #define IXP425_OST_TIM0_RELOAD 0x0008
223 1.1 ichiro #define IXP425_OST_TIM1_RELOAD 0x0010
224 1.1 ichiro #define TIMERRELOAD_MASK 0xFFFFFFFC
225 1.1 ichiro #define OST_ONESHOT_EN (1U << 1)
226 1.1 ichiro #define OST_TIMER_EN (1U << 0)
227 1.1 ichiro
228 1.1 ichiro #define IXP425_OST_STATUS 0x0020
229 1.1 ichiro #define OST_WARM_RESET (1U << 4)
230 1.1 ichiro #define OST_WDOG_INT (1U << 3)
231 1.1 ichiro #define OST_TS_INT (1U << 2)
232 1.1 ichiro #define OST_TIM1_INT (1U << 1)
233 1.1 ichiro #define OST_TIM0_INT (1U << 0)
234 1.1 ichiro
235 1.1 ichiro /*
236 1.1 ichiro * Interrupt Controller Unit.
237 1.4 ichiro * PA 0xc8003000
238 1.1 ichiro */
239 1.1 ichiro
240 1.1 ichiro #define IXP425_IRQ_HWBASE IXP425_IO_HWBASE + IXP425_INTR_OFFSET
241 1.1 ichiro #define IXP425_IRQ_VBASE IXP425_IO_VBASE + IXP425_INTR_OFFSET
242 1.4 ichiro /* 0xf0003000 */
243 1.1 ichiro #define IXP425_IRQ_SIZE 0x00000020UL
244 1.1 ichiro
245 1.1 ichiro #define IXP425_INT_STATUS (IXP425_IRQ_VBASE + 0x00)
246 1.1 ichiro #define IXP425_INT_ENABLE (IXP425_IRQ_VBASE + 0x04)
247 1.1 ichiro #define IXP425_INT_SELECT (IXP425_IRQ_VBASE + 0x08)
248 1.1 ichiro #define IXP425_IRQ_STATUS (IXP425_IRQ_VBASE + 0x0C)
249 1.1 ichiro #define IXP425_FIQ_STATUS (IXP425_IRQ_VBASE + 0x10)
250 1.1 ichiro #define IXP425_INT_PRTY (IXP425_IRQ_VBASE + 0x14)
251 1.1 ichiro #define IXP425_IRQ_ENC (IXP425_IRQ_VBASE + 0x18)
252 1.1 ichiro #define IXP425_FIQ_ENC (IXP425_IRQ_VBASE + 0x1C)
253 1.1 ichiro
254 1.1 ichiro #define IXP425_INT_SW1 31 /* SW Interrupt 1 */
255 1.1 ichiro #define IXP425_INT_SW0 30 /* SW Interrupt 0 */
256 1.1 ichiro #define IXP425_INT_GPIO_12 29 /* GPIO 12 */
257 1.1 ichiro #define IXP425_INT_GPIO_11 28 /* GPIO 11 */
258 1.1 ichiro #define IXP425_INT_GPIO_10 27 /* GPIO 11 */
259 1.1 ichiro #define IXP425_INT_GPIO_9 26 /* GPIO 9 */
260 1.1 ichiro #define IXP425_INT_GPIO_8 25 /* GPIO 8 */
261 1.1 ichiro #define IXP425_INT_GPIO_7 24 /* GPIO 7 */
262 1.1 ichiro #define IXP425_INT_GPIO_6 23 /* GPIO 6 */
263 1.1 ichiro #define IXP425_INT_GPIO_5 22 /* GPIO 5 */
264 1.1 ichiro #define IXP425_INT_GPIO_4 21 /* GPIO 4 */
265 1.1 ichiro #define IXP425_INT_GPIO_3 20 /* GPIO 3 */
266 1.1 ichiro #define IXP425_INT_GPIO_2 19 /* GPIO 2 */
267 1.1 ichiro #define IXP425_INT_XPMU 18 /* XScale PMU */
268 1.1 ichiro #define IXP425_INT_PMU 17 /* PMU */
269 1.1 ichiro #define IXP425_INT_WDOG 16 /* Watchdog Timer */
270 1.1 ichiro #define IXP425_INT_UART1 15 /* Console UART */
271 1.1 ichiro #define IXP425_INT_STAMP 14 /* Timestamp Timer */
272 1.1 ichiro #define IXP425_INT_UART0 13 /* HighSpeed UART */
273 1.1 ichiro #define IXP425_INT_USB 12 /* USB */
274 1.1 ichiro #define IXP425_INT_TMR1 11 /* General-Purpose Timer1 */
275 1.1 ichiro #define IXP425_INT_PCIDMA2 10 /* PCI DMA Channel 2 */
276 1.1 ichiro #define IXP425_INT_PCIDMA1 9 /* PCI DMA Channel 1 */
277 1.1 ichiro #define IXP425_INT_PCIINT 8 /* PCI Interrupt */
278 1.1 ichiro #define IXP425_INT_GPIO_1 7 /* GPIO 1 */
279 1.1 ichiro #define IXP425_INT_GPIO_0 6 /* GPIO 0 */
280 1.1 ichiro #define IXP425_INT_TMR0 5 /* General-Purpose Timer0 */
281 1.1 ichiro #define IXP425_INT_QUE33_64 4 /* Queue Manager 33-64 */
282 1.1 ichiro #define IXP425_INT_QUE1_32 3 /* Queue Manager 1-32 */
283 1.1 ichiro #define IXP425_INT_NPE_B 2 /* Ethernet NPE B */
284 1.1 ichiro #define IXP425_INT_NPE_A 1 /* Ethernet NPE A */
285 1.1 ichiro #define IXP425_INT_HSS 0 /* WAN/HSS NPE */
286 1.1 ichiro
287 1.1 ichiro /*
288 1.1 ichiro * software interrupt
289 1.1 ichiro */
290 1.1 ichiro #define IXP425_INT_bit31 31
291 1.1 ichiro #define IXP425_INT_bit30 30
292 1.1 ichiro #define IXP425_INT_bit29 29
293 1.1 ichiro #define IXP425_INT_bit22 22
294 1.1 ichiro
295 1.1 ichiro #define IXP425_INT_HWMASK (0xffffffff & \
296 1.1 ichiro ~((1 << IXP425_INT_bit31) | \
297 1.1 ichiro (1 << IXP425_INT_bit30) | \
298 1.1 ichiro (1 << IXP425_INT_bit29) | \
299 1.1 ichiro (1 << IXP425_INT_bit22)))
300 1.1 ichiro
301 1.1 ichiro /*
302 1.1 ichiro * Expansion Bus
303 1.1 ichiro */
304 1.1 ichiro #define IXP425_EXP_HWBASE 0xc4000000UL
305 1.1 ichiro #define IXP425_EXP_VBASE (IXP425_IO_VBASE + IXP425_IO_SIZE)
306 1.4 ichiro /* 0xf0010000 */
307 1.4 ichiro #define IXP425_EXP_SIZE IXP425_REG_SIZE /* 0x1000 */
308 1.1 ichiro
309 1.1 ichiro /* offset */
310 1.1 ichiro #define EXP_TIMING_CS0_OFFSET 0x0000
311 1.1 ichiro #define EXP_TIMING_CS1_OFFSET 0x0004
312 1.1 ichiro #define EXP_TIMING_CS2_OFFSET 0x0008
313 1.1 ichiro #define EXP_TIMING_CS3_OFFSET 0x000c
314 1.1 ichiro #define EXP_TIMING_CS4_OFFSET 0x0010
315 1.1 ichiro #define EXP_TIMING_CS5_OFFSET 0x0014
316 1.1 ichiro #define EXP_TIMING_CS6_OFFSET 0x0018
317 1.1 ichiro #define EXP_TIMING_CS7_OFFSET 0x001c
318 1.1 ichiro
319 1.1 ichiro #define IXP425_EXP_RECOVERY_SHIFT 16
320 1.1 ichiro #define IXP425_EXP_HOLD_SHIFT 20
321 1.1 ichiro #define IXP425_EXP_STROBE_SHIFT 22
322 1.1 ichiro #define IXP425_EXP_SETUP_SHIFT 26
323 1.1 ichiro #define IXP425_EXP_ADDR_SHIFT 28
324 1.1 ichiro #define IXP425_EXP_CS_EN (1U << 31)
325 1.1 ichiro
326 1.1 ichiro #define IXP425_EXP_RECOVERY_T(x) (((x) & 15) << IXP425_EXP_RECOVERY_SHIFT)
327 1.1 ichiro #define IXP425_EXP_HOLD_T(x) (((x) & 3) << IXP425_EXP_HOLD_SHIFT)
328 1.1 ichiro #define IXP425_EXP_STROBE_T(x) (((x) & 15) << IXP425_EXP_STROBE_SHIFT)
329 1.1 ichiro #define IXP425_EXP_SETUP_T(x) (((x) & 3) << IXP425_EXP_SETUP_SHIFT)
330 1.3 ichiro #define IXP425_EXP_ADDR_T(x) (((x) & 3) << IXP425_EXP_ADDR_SHIFT)
331 1.1 ichiro
332 1.1 ichiro // EXP_CSn bits
333 1.1 ichiro #define EXP_BYTE_EN (1 << 0)
334 1.1 ichiro #define EXP_WR_EN (1 << 1)
335 1.1 ichiro #define EXP_SPLT_EN (1 << 3)
336 1.1 ichiro #define EXP_MUX_EN (1 << 4)
337 1.1 ichiro #define EXP_HRDY_POL (1 << 5)
338 1.1 ichiro #define EXP_BYTE_RD16 (1 << 6)
339 1.1 ichiro #define EXP_SZ_512 (0 << 10)
340 1.1 ichiro #define EXP_SZ_1K (1 << 10)
341 1.1 ichiro #define EXP_SZ_2K (2 << 10)
342 1.1 ichiro #define EXP_SZ_4K (3 << 10)
343 1.1 ichiro #define EXP_SZ_8K (4 << 10)
344 1.1 ichiro #define EXP_SZ_16K (5 << 10)
345 1.1 ichiro #define EXP_SZ_32K (6 << 10)
346 1.1 ichiro #define EXP_SZ_64K (7 << 10)
347 1.1 ichiro #define EXP_SZ_128K (8 << 10)
348 1.1 ichiro #define EXP_SZ_256K (9 << 10)
349 1.1 ichiro #define EXP_SZ_512K (10 << 10)
350 1.1 ichiro #define EXP_SZ_1M (11 << 10)
351 1.1 ichiro #define EXP_SZ_2M (12 << 10)
352 1.1 ichiro #define EXP_SZ_4M (13 << 10)
353 1.1 ichiro #define EXP_SZ_8M (14 << 10)
354 1.1 ichiro #define EXP_SZ_16M (15 << 10)
355 1.1 ichiro #define EXP_CYC_INTEL (0 << 14)
356 1.1 ichiro #define EXP_CYC_MOTO (1 << 14)
357 1.1 ichiro #define EXP_CYC_HPI (2 << 14)
358 1.1 ichiro
359 1.1 ichiro // EXP_CNFG0 bits
360 1.1 ichiro #define EXP_CNFG0_8BIT (1 << 0)
361 1.1 ichiro #define EXP_CNFG0_PCI_HOST (1 << 1)
362 1.1 ichiro #define EXP_CNFG0_PCI_ARB (1 << 2)
363 1.1 ichiro #define EXP_CNFG0_PCI_66MHZ (1 << 4)
364 1.1 ichiro #define EXP_CNFG0_MEM_MAP (1 << 31)
365 1.1 ichiro
366 1.1 ichiro // EXP_CNFG1 bits
367 1.1 ichiro #define EXP_CNFG1_SW_INT0 (1 << 0)
368 1.1 ichiro #define EXP_CNFG1_SW_INT1 (1 << 1)
369 1.1 ichiro
370 1.1 ichiro /*
371 1.1 ichiro * PCI
372 1.1 ichiro */
373 1.1 ichiro #define IXP425_PCI_HWBASE 0xc0000000
374 1.1 ichiro #define IXP425_PCI_VBASE (IXP425_EXP_VBASE + IXP425_EXP_SIZE)
375 1.4 ichiro /* 0xf0011000 */
376 1.1 ichiro #define IXP425_PCI_SIZE IXP425_REG_SIZE /* 0x1000 */
377 1.4 ichiro
378 1.4 ichiro /*
379 1.4 ichiro * Mapping registers of IXP425 PCI Configuration
380 1.4 ichiro */
381 1.4 ichiro /* PCI_ID_REG 0x00 */
382 1.4 ichiro /* PCI_COMMAND_STATUS_REG 0x04 */
383 1.4 ichiro /* PCI_CLASS_REG 0x08 */
384 1.4 ichiro /* PCI_BHLC_REG 0x0c */
385 1.4 ichiro #define PCI_MAPREG_BAR0 0x10 /* Base Address 0 */
386 1.4 ichiro #define PCI_MAPREG_BAR1 0x14 /* Base Address 1 */
387 1.4 ichiro #define PCI_MAPREG_BAR2 0x18 /* Base Address 2 */
388 1.4 ichiro #define PCI_MAPREG_BAR3 0x1c /* Base Address 3 */
389 1.4 ichiro #define PCI_MAPREG_BAR4 0x20 /* Base Address 4 */
390 1.4 ichiro #define PCI_MAPREG_BAR5 0x24 /* Base Address 5 */
391 1.4 ichiro /* PCI_SUBSYS_ID_REG 0x2c */
392 1.4 ichiro /* PCI_INTERRUPT_REG 0x3c */
393 1.4 ichiro #define PCI_RTOTTO 0x40
394 1.4 ichiro
395 1.4 ichiro /* PCI Controller Configuration Offset */
396 1.4 ichiro #define PCI_NP_AD 0x00
397 1.4 ichiro #define PCI_NP_CBE 0x04
398 1.4 ichiro #define PCI_NP_WDATA 0x08
399 1.4 ichiro #define PCI_NP_RDATA 0x0c
400 1.4 ichiro #define PCI_CRP_AD_CBE 0x10
401 1.4 ichiro #define PCI_CRP_AD_WDATA 0x14
402 1.4 ichiro #define PCI_CRP_AD_RDATA 0x18
403 1.4 ichiro #define PCI_CSR 0x1c
404 1.4 ichiro #define PCI_ISR 0x20
405 1.4 ichiro #define PCI_INTEN 0x24
406 1.4 ichiro #define PCI_DMACTRL 0x28
407 1.4 ichiro #define PCI_AHBMEMBASE 0x2c
408 1.4 ichiro #define PCI_AHBIOBASE 0x30
409 1.4 ichiro #define PCI_PCIMEMBASE 0x34
410 1.4 ichiro #define PCI_AHBDOORBELL 0x38
411 1.4 ichiro #define PCI_PCIDOORBELL 0x3c
412 1.4 ichiro #define PCI_ATPDMA0_AHBADDR 0x40
413 1.4 ichiro #define PCI_ATPDMA0_PCIADDR 0x44
414 1.4 ichiro #define PCI_ATPDMA0_LENGTH 0x48
415 1.4 ichiro #define PCI_ATPDMA1_AHBADDR 0x4c
416 1.4 ichiro #define PCI_ATPDMA1_PCIADDR 0x50
417 1.4 ichiro #define PCI_ATPDMA1_LENGTH 0x54
418 1.4 ichiro #define PCI_PTADMA0_AHBADDR 0x58
419 1.4 ichiro #define PCI_PTADMA0_PCIADDR 0x5c
420 1.4 ichiro #define PCI_PTADMA0_LENGTH 0x60
421 1.4 ichiro #define PCI_PTADMA1_AHBADDR 0x64
422 1.4 ichiro #define PCI_PTADMA1_PCIADDR 0x68
423 1.4 ichiro #define PCI_PTADMA1_LENGTH 0x6c
424 1.4 ichiro
425 1.4 ichiro /* PCI target(T)/initiator(I) Interface Commands */
426 1.4 ichiro #define COMMAND_IA 0x0 /* Interrupt Acknowledge (I)*/
427 1.4 ichiro #define COMMAND_SC 0x1 /* Special Cycle (I)*/
428 1.4 ichiro #define COMMAND_IO_READ 0x2 /* I/O Read (T)(I) */
429 1.4 ichiro #define COMMAND_IO_WRITE 0x3 /* I/O Write (T)(I) */
430 1.4 ichiro #define COMMAND_MEM_READ 0x6 /* Memory Read (T)(I) */
431 1.4 ichiro #define COMMAND_MEM_WRITE 0x7 /* Memory Write (T)(I) */
432 1.4 ichiro #define COMMAND_CONF_READ 0xa /* Configuration Read (T)(I) */
433 1.4 ichiro #define COMMAND_CONF_WRITE 0xb /* Configuration Write (T)(I) */
434 1.2 ichiro
435 1.2 ichiro /*
436 1.2 ichiro * Performance Monitoring Unit (CP14)
437 1.2 ichiro *
438 1.2 ichiro * CP14.0.1 Performance Monitor Control Register(PMNC)
439 1.2 ichiro * CP14.1.1 Clock Counter(CCNT)
440 1.2 ichiro * CP14.4.1 Interrupt Enable Register(INTEN)
441 1.2 ichiro * CP14.5.1 Overflow Flag Register(FLAG)
442 1.2 ichiro * CP14.8.1 Event Selection Register(EVTSEL)
443 1.2 ichiro * CP14.0.2 Performance Counter Register 0(PMN0)
444 1.2 ichiro * CP14.1.2 Performance Counter Register 0(PMN1)
445 1.2 ichiro * CP14.2.2 Performance Counter Register 0(PMN2)
446 1.2 ichiro * CP14.3.2 Performance Counter Register 0(PMN3)
447 1.2 ichiro */
448 1.2 ichiro
449 1.2 ichiro #define PMNC_E 0x00000001 /* enable all counters */
450 1.2 ichiro #define PMNC_P 0x00000002 /* reset all PMNs to 0 */
451 1.2 ichiro #define PMNC_C 0x00000004 /* clock counter reset */
452 1.2 ichiro #define PMNC_D 0x00000008 /* clock counter / 64 */
453 1.2 ichiro
454 1.2 ichiro #define INTEN_CC_IE 0x00000001 /* enable clock counter interrupt */
455 1.2 ichiro #define INTEN_PMN0_IE 0x00000002 /* enable PMN0 interrupt */
456 1.2 ichiro #define INTEN_PMN1_IE 0x00000004 /* enable PMN1 interrupt */
457 1.2 ichiro #define INTEN_PMN2_IE 0x00000008 /* enable PMN2 interrupt */
458 1.2 ichiro #define INTEN_PMN3_IE 0x00000010 /* enable PMN3 interrupt */
459 1.2 ichiro
460 1.2 ichiro #define FLAG_CC_IF 0x00000001 /* clock counter overflow */
461 1.2 ichiro #define FLAG_PMN0_IF 0x00000002 /* PMN0 overflow */
462 1.2 ichiro #define FLAG_PMN1_IF 0x00000004 /* PMN1 overflow */
463 1.2 ichiro #define FLAG_PMN2_IF 0x00000008 /* PMN2 overflow */
464 1.2 ichiro #define FLAG_PMN3_IF 0x00000010 /* PMN3 overflow */
465 1.2 ichiro
466 1.2 ichiro #define EVTSEL_EVCNT_MASK 0x0000000ff /* event to count for PMNs */
467 1.2 ichiro #define PMNC_EVCNT0_SHIFT 0
468 1.2 ichiro #define PMNC_EVCNT1_SHIFT 8
469 1.2 ichiro #define PMNC_EVCNT2_SHIFT 16
470 1.2 ichiro #define PMNC_EVCNT3_SHIFT 24
471 1.1 ichiro
472 1.1 ichiro #endif /* _IXP425REG_H_ */
473