pxa2x0_ohci.c revision 1.8 1 1.8 dyoung /* $NetBSD: pxa2x0_ohci.c,v 1.8 2011/07/01 20:32:51 dyoung Exp $ */
2 1.1 peter /* $OpenBSD: pxa2x0_ohci.c,v 1.19 2005/04/08 02:32:54 dlg Exp $ */
3 1.1 peter
4 1.1 peter /*
5 1.1 peter * Copyright (c) 2005 David Gwynne <dlg (at) openbsd.org>
6 1.1 peter *
7 1.1 peter * Permission to use, copy, modify, and distribute this software for any
8 1.1 peter * purpose with or without fee is hereby granted, provided that the above
9 1.1 peter * copyright notice and this permission notice appear in all copies.
10 1.1 peter *
11 1.1 peter * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
12 1.1 peter * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
13 1.1 peter * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
14 1.1 peter * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
15 1.1 peter * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
16 1.1 peter * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
17 1.1 peter * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
18 1.1 peter */
19 1.1 peter
20 1.1 peter #include <sys/param.h>
21 1.1 peter #include <sys/systm.h>
22 1.1 peter #include <sys/device.h>
23 1.1 peter #include <sys/kernel.h>
24 1.1 peter
25 1.1 peter #include <machine/intr.h>
26 1.8 dyoung #include <sys/bus.h>
27 1.1 peter
28 1.1 peter #include <dev/usb/usb.h>
29 1.1 peter #include <dev/usb/usbdi.h>
30 1.1 peter #include <dev/usb/usbdivar.h>
31 1.1 peter #include <dev/usb/usb_mem.h>
32 1.1 peter
33 1.1 peter #include <dev/usb/ohcireg.h>
34 1.1 peter #include <dev/usb/ohcivar.h>
35 1.1 peter
36 1.1 peter #include <arm/xscale/pxa2x0cpu.h>
37 1.1 peter #include <arm/xscale/pxa2x0reg.h>
38 1.1 peter #include <arm/xscale/pxa2x0var.h>
39 1.1 peter #include <arm/xscale/pxa2x0_gpio.h>
40 1.1 peter
41 1.1 peter struct pxaohci_softc {
42 1.1 peter ohci_softc_t sc;
43 1.1 peter
44 1.1 peter void *sc_ih;
45 1.1 peter };
46 1.1 peter
47 1.2 chris #if 0
48 1.1 peter static void pxaohci_power(int, void *);
49 1.2 chris #endif
50 1.1 peter static void pxaohci_enable(struct pxaohci_softc *);
51 1.1 peter static void pxaohci_disable(struct pxaohci_softc *);
52 1.1 peter
53 1.1 peter #define HREAD4(sc,r) bus_space_read_4((sc)->sc.iot, (sc)->sc.ioh, (r))
54 1.1 peter #define HWRITE4(sc,r,v) bus_space_write_4((sc)->sc.iot, (sc)->sc.ioh, (r), (v))
55 1.1 peter
56 1.1 peter static int
57 1.2 chris pxaohci_match(device_t parent, struct cfdata *cf, void *aux)
58 1.1 peter {
59 1.6 kiyohara struct pxaip_attach_args *pxa = aux;
60 1.1 peter
61 1.6 kiyohara if (CPU_IS_PXA270 && strcmp(pxa->pxa_name, cf->cf_name) == 0) {
62 1.6 kiyohara pxa->pxa_size = PXA2X0_USBHC_SIZE;
63 1.1 peter return 1;
64 1.6 kiyohara }
65 1.1 peter return 0;
66 1.1 peter }
67 1.1 peter
68 1.1 peter static void
69 1.2 chris pxaohci_attach(device_t parent, device_t self, void *aux)
70 1.1 peter {
71 1.2 chris struct pxaohci_softc *sc = device_private(self);
72 1.1 peter struct pxaip_attach_args *pxa = aux;
73 1.1 peter usbd_status r;
74 1.1 peter
75 1.2 chris #ifdef USB_DEBUG
76 1.1 peter {
77 1.2 chris //extern int ohcidebug;
78 1.2 chris //ohcidebug = 16;
79 1.1 peter }
80 1.2 chris #endif
81 1.1 peter
82 1.1 peter sc->sc.iot = pxa->pxa_iot;
83 1.1 peter sc->sc.sc_bus.dmatag = pxa->pxa_dmat;
84 1.1 peter sc->sc.sc_size = 0;
85 1.1 peter sc->sc_ih = NULL;
86 1.2 chris sc->sc.sc_dev = self;
87 1.3 drochner sc->sc.sc_bus.hci_private = sc;
88 1.1 peter
89 1.4 nonaka aprint_normal("\n");
90 1.4 nonaka aprint_naive("\n");
91 1.4 nonaka
92 1.1 peter /* Map I/O space */
93 1.6 kiyohara if (bus_space_map(sc->sc.iot, pxa->pxa_addr, pxa->pxa_size, 0,
94 1.1 peter &sc->sc.ioh)) {
95 1.5 nonaka aprint_error_dev(sc->sc.sc_dev, "couldn't map memory space\n");
96 1.1 peter return;
97 1.1 peter }
98 1.6 kiyohara sc->sc.sc_size = pxa->pxa_size;
99 1.1 peter
100 1.1 peter /* XXX copied from ohci_pci.c. needed? */
101 1.1 peter bus_space_barrier(sc->sc.iot, sc->sc.ioh, 0, sc->sc.sc_size,
102 1.1 peter BUS_SPACE_BARRIER_READ|BUS_SPACE_BARRIER_WRITE);
103 1.1 peter
104 1.1 peter /* start the usb clock */
105 1.1 peter pxa2x0_clkman_config(CKEN_USBHC, 1);
106 1.1 peter pxaohci_enable(sc);
107 1.1 peter
108 1.1 peter /* Disable interrupts, so we don't get any spurious ones. */
109 1.1 peter bus_space_write_4(sc->sc.iot, sc->sc.ioh, OHCI_INTERRUPT_DISABLE,
110 1.1 peter OHCI_MIE);
111 1.1 peter
112 1.1 peter sc->sc_ih = pxa2x0_intr_establish(PXA2X0_INT_USBH1, IPL_USB,
113 1.1 peter ohci_intr, &sc->sc);
114 1.1 peter if (sc->sc_ih == NULL) {
115 1.5 nonaka aprint_error_dev(sc->sc.sc_dev,
116 1.5 nonaka "unable to establish interrupt\n");
117 1.1 peter goto free_map;
118 1.1 peter }
119 1.1 peter
120 1.1 peter strlcpy(sc->sc.sc_vendor, "PXA27x", sizeof(sc->sc.sc_vendor));
121 1.1 peter r = ohci_init(&sc->sc);
122 1.1 peter if (r != USBD_NORMAL_COMPLETION) {
123 1.5 nonaka aprint_error_dev(sc->sc.sc_dev, "init failed, error=%d\n", r);
124 1.1 peter goto free_intr;
125 1.1 peter }
126 1.1 peter
127 1.2 chris #if 0
128 1.1 peter sc->sc.sc_powerhook = powerhook_establish(sc->sc.sc_bus.bdev.dv_xname,
129 1.1 peter pxaohci_power, sc);
130 1.1 peter if (sc->sc.sc_powerhook == NULL) {
131 1.1 peter aprint_error("%s: cannot establish powerhook\n",
132 1.5 nonaka sc->sc.sc_dev->sc_bus.bdev.dv_xname);
133 1.1 peter }
134 1.2 chris #endif
135 1.1 peter
136 1.2 chris sc->sc.sc_child = config_found(self, &sc->sc.sc_bus, usbctlprint);
137 1.1 peter
138 1.1 peter return;
139 1.1 peter
140 1.1 peter free_intr:
141 1.1 peter pxa2x0_intr_disestablish(sc->sc_ih);
142 1.1 peter sc->sc_ih = NULL;
143 1.1 peter free_map:
144 1.1 peter pxaohci_disable(sc);
145 1.1 peter pxa2x0_clkman_config(CKEN_USBHC, 0);
146 1.1 peter bus_space_unmap(sc->sc.iot, sc->sc.ioh, sc->sc.sc_size);
147 1.1 peter sc->sc.sc_size = 0;
148 1.1 peter }
149 1.1 peter
150 1.1 peter static int
151 1.2 chris pxaohci_detach(device_t self, int flags)
152 1.1 peter {
153 1.2 chris struct pxaohci_softc *sc = device_private(self);
154 1.1 peter int error;
155 1.1 peter
156 1.1 peter error = ohci_detach(&sc->sc, flags);
157 1.1 peter if (error)
158 1.1 peter return error;
159 1.1 peter
160 1.2 chris #if 0
161 1.1 peter if (sc->sc.sc_powerhook) {
162 1.1 peter powerhook_disestablish(sc->sc.sc_powerhook);
163 1.1 peter sc->sc.sc_powerhook = NULL;
164 1.1 peter }
165 1.2 chris #endif
166 1.1 peter
167 1.1 peter if (sc->sc_ih) {
168 1.1 peter pxa2x0_intr_disestablish(sc->sc_ih);
169 1.1 peter sc->sc_ih = NULL;
170 1.1 peter }
171 1.1 peter
172 1.1 peter pxaohci_disable(sc);
173 1.1 peter
174 1.1 peter /* stop clock */
175 1.1 peter pxa2x0_clkman_config(CKEN_USBHC, 0);
176 1.1 peter
177 1.1 peter if (sc->sc.sc_size) {
178 1.1 peter bus_space_unmap(sc->sc.iot, sc->sc.ioh, sc->sc.sc_size);
179 1.1 peter sc->sc.sc_size = 0;
180 1.1 peter }
181 1.1 peter
182 1.1 peter return 0;
183 1.1 peter }
184 1.1 peter
185 1.2 chris #if 0
186 1.1 peter static void
187 1.1 peter pxaohci_power(int why, void *arg)
188 1.1 peter {
189 1.1 peter struct pxaohci_softc *sc = (struct pxaohci_softc *)arg;
190 1.1 peter int s;
191 1.1 peter
192 1.1 peter s = splhardusb();
193 1.1 peter sc->sc.sc_bus.use_polling++;
194 1.1 peter switch (why) {
195 1.1 peter case PWR_STANDBY:
196 1.1 peter case PWR_SUSPEND:
197 1.1 peter #if 0
198 1.1 peter ohci_power(why, &sc->sc);
199 1.1 peter #endif
200 1.1 peter pxa2x0_clkman_config(CKEN_USBHC, 0);
201 1.1 peter break;
202 1.1 peter
203 1.1 peter case PWR_RESUME:
204 1.1 peter pxa2x0_clkman_config(CKEN_USBHC, 1);
205 1.1 peter pxaohci_enable(sc);
206 1.1 peter #if 0
207 1.1 peter ohci_power(why, &sc->sc);
208 1.1 peter #endif
209 1.1 peter break;
210 1.1 peter }
211 1.1 peter sc->sc.sc_bus.use_polling--;
212 1.1 peter splx(s);
213 1.1 peter }
214 1.2 chris #endif
215 1.1 peter
216 1.1 peter static void
217 1.1 peter pxaohci_enable(struct pxaohci_softc *sc)
218 1.1 peter {
219 1.1 peter uint32_t hr;
220 1.1 peter
221 1.1 peter /* Full host reset */
222 1.1 peter hr = HREAD4(sc, USBHC_HR);
223 1.1 peter HWRITE4(sc, USBHC_HR, (hr & USBHC_HR_MASK) | USBHC_HR_FHR);
224 1.1 peter
225 1.1 peter DELAY(USBHC_RST_WAIT);
226 1.1 peter
227 1.1 peter hr = HREAD4(sc, USBHC_HR);
228 1.1 peter HWRITE4(sc, USBHC_HR, (hr & USBHC_HR_MASK) & ~(USBHC_HR_FHR));
229 1.1 peter
230 1.1 peter /* Force system bus interface reset */
231 1.1 peter hr = HREAD4(sc, USBHC_HR);
232 1.1 peter HWRITE4(sc, USBHC_HR, (hr & USBHC_HR_MASK) | USBHC_HR_FSBIR);
233 1.1 peter
234 1.1 peter while (HREAD4(sc, USBHC_HR) & USBHC_HR_FSBIR)
235 1.1 peter DELAY(3);
236 1.1 peter
237 1.1 peter /* Enable the ports (physically only one, only enable that one?) */
238 1.1 peter hr = HREAD4(sc, USBHC_HR);
239 1.1 peter HWRITE4(sc, USBHC_HR, (hr & USBHC_HR_MASK) & ~(USBHC_HR_SSE));
240 1.1 peter hr = HREAD4(sc, USBHC_HR);
241 1.6 kiyohara HWRITE4(sc, USBHC_HR, (hr & USBHC_HR_MASK) &
242 1.6 kiyohara ~(USBHC_HR_SSEP1 | USBHC_HR_SSEP2 | USBHC_HR_SSEP3));
243 1.6 kiyohara HWRITE4(sc, USBHC_HIE, USBHC_HIE_RWIE | USBHC_HIE_UPRIE);
244 1.6 kiyohara
245 1.6 kiyohara hr = HREAD4(sc, USBHC_UHCRHDA);
246 1.1 peter }
247 1.1 peter
248 1.1 peter static void
249 1.1 peter pxaohci_disable(struct pxaohci_softc *sc)
250 1.1 peter {
251 1.1 peter uint32_t hr;
252 1.1 peter
253 1.1 peter /* Full host reset */
254 1.1 peter hr = HREAD4(sc, USBHC_HR);
255 1.1 peter HWRITE4(sc, USBHC_HR, (hr & USBHC_HR_MASK) | USBHC_HR_FHR);
256 1.1 peter
257 1.1 peter DELAY(USBHC_RST_WAIT);
258 1.1 peter
259 1.1 peter hr = HREAD4(sc, USBHC_HR);
260 1.1 peter HWRITE4(sc, USBHC_HR, (hr & USBHC_HR_MASK) & ~(USBHC_HR_FHR));
261 1.1 peter }
262 1.2 chris
263 1.2 chris
264 1.2 chris CFATTACH_DECL2_NEW(pxaohci, sizeof(struct pxaohci_softc),
265 1.2 chris pxaohci_match, pxaohci_attach, pxaohci_detach, ohci_activate, NULL,
266 1.2 chris ohci_childdet);
267 1.2 chris
268 1.2 chris
269