Home | History | Annotate | Line # | Download | only in include
acia.h revision 1.4
      1  1.4  snj /*	$NetBSD: acia.h,v 1.4 2009/10/20 19:10:11 snj Exp $	*/
      2  1.1  leo 
      3  1.1  leo /*
      4  1.1  leo  * Copyright (c) 1995 Leo Weppelman.
      5  1.1  leo  * All rights reserved.
      6  1.1  leo  *
      7  1.1  leo  * Redistribution and use in source and binary forms, with or without
      8  1.1  leo  * modification, are permitted provided that the following conditions
      9  1.1  leo  * are met:
     10  1.1  leo  * 1. Redistributions of source code must retain the above copyright
     11  1.1  leo  *    notice, this list of conditions and the following disclaimer.
     12  1.1  leo  * 2. Redistributions in binary form must reproduce the above copyright
     13  1.1  leo  *    notice, this list of conditions and the following disclaimer in the
     14  1.1  leo  *    documentation and/or other materials provided with the distribution.
     15  1.1  leo  *
     16  1.1  leo  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17  1.1  leo  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18  1.1  leo  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19  1.1  leo  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     20  1.1  leo  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     21  1.1  leo  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     22  1.1  leo  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     23  1.1  leo  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     24  1.1  leo  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     25  1.1  leo  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     26  1.1  leo  */
     27  1.1  leo 
     28  1.1  leo #ifndef _MACHINE_ACIA_H
     29  1.1  leo #define _MACHINE_ACIA_H
     30  1.1  leo /*
     31  1.1  leo  * Atari ST hardware:
     32  1.1  leo  * Motorola 6850 Asynchronous Communications Interface Adapter
     33  1.1  leo  */
     34  1.1  leo 
     35  1.1  leo #define	KBD	(((struct acia *)AD_ACIA))
     36  1.1  leo #define	MDI	(((struct acia *)AD_ACIA) + 1)
     37  1.1  leo 
     38  1.1  leo struct acia {
     39  1.3  leo 	volatile u_char	acb[4];	/* use only the even bytes */
     40  1.1  leo };
     41  1.1  leo 
     42  1.1  leo #define	ac_cs	acb[0]		/* control and status register	*/
     43  1.1  leo #define	ac_da	acb[2]		/* data register		*/
     44  1.1  leo 
     45  1.1  leo /* bits in control register: */
     46  1.1  leo /*		0x03		*//* clock divider */
     47  1.1  leo #define A_Q01	0x00		/* don't divide				*/
     48  1.1  leo #define A_Q16	0x01		/* divide by 16				*/
     49  1.1  leo #define A_Q64	0x02		/* divide by 64				*/
     50  1.1  leo #define A_RESET	0x03		/* master reset				*/
     51  1.1  leo /*		0x1C		*//* word select bits */
     52  1.1  leo #define	A_72E	0x00		/* 7 data, 2 stop, parity even		*/
     53  1.1  leo #define	A_72O	0x04		/* 7 data, 2 stop, parity odd		*/
     54  1.1  leo #define	A_71E	0x08		/* 7 data, 1 stop, parity even		*/
     55  1.1  leo #define	A_71O	0x0C		/* 7 data, 1 stop, parity odd		*/
     56  1.1  leo #define	A_82N	0x10		/* 8 data, 2 stop, no parity		*/
     57  1.1  leo #define	A_81N	0x14		/* 8 data, 1 stop, no parity		*/
     58  1.1  leo #define	A_81E	0x18		/* 8 data, 1 stop, parity even		*/
     59  1.1  leo #define	A_81O	0x1C		/* 8 data, 1 stop, parity odd		*/
     60  1.1  leo /*		0x60		*//* RTS Low/High, TXINT en/dis, BREAK	*/
     61  1.1  leo #define	A_TXPOL	0x00		/* RTS Low, TXINT disabled		*/
     62  1.1  leo #define	A_TXINT	0x20		/* RTS Low, TXINT enabled		*/
     63  1.1  leo #define	A_TXOFF	0x40		/* RTS High, TXINT disabled		*/
     64  1.1  leo #define	A_BREAK	0x60		/* RTS Low, TXINT disabled, BREAK	*/
     65  1.1  leo #define	A_RXINT	0x80		/* enable receiver interrupt		*/
     66  1.1  leo 
     67  1.1  leo /* bits in status register: */
     68  1.1  leo #define	A_RXRDY	0x01		/* receiver ready			*/
     69  1.1  leo #define	A_TXRDY	0x02		/* transmitter ready			*/
     70  1.1  leo #define	A_CLOST	0x04		/* Carrier Lost				*/
     71  1.1  leo #define	A_CTS	0x08		/* Clear To Send			*/
     72  1.1  leo #define	A_FE	0x10		/* Frame Error				*/
     73  1.1  leo #define	A_OE	0x20		/* Overrun Error			*/
     74  1.1  leo #define	A_PE	0x40		/* Parity Error				*/
     75  1.1  leo #define	A_IRQ	0x80		/* State of IRQ signal			*/
     76  1.1  leo 
     77  1.1  leo /* values for the TT: */
     78  1.1  leo #define	KBD_INIT	(A_81N|A_Q64)
     79  1.1  leo #define	MDI_INIT	(A_81N|A_Q16)
     80  1.1  leo 
     81  1.1  leo #endif /* _MACHINE_ACIA_H */
     82